An Improved Hybrid LUT-Based Architecture for Low-Error and Efficient Fixed-Width Squarer

被引:0
|
作者
Van-Phuc Hoang [1 ]
Cong-Kha Pham [1 ]
机构
[1] Univ Electrocommun, Dept Elect Engn, Chofu, Tokyo 1828585, Japan
关键词
lookup table (LUT)-based computation; fixed-width squarer; truncated squarer; digital signal processing (DSP); DESIGN;
D O I
10.1587/transfun.E95.A.1180
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, an improved hybrid LUT-based architecture for low-error and efficient fixed-width squarer circuits is presented in which LUT-based and conventional logic circuits are employed together to achieve the good trade-off between hardware complexity and performance. By exploiting the mathematical identities and hybrid architecture, the mean error and mean squarer error of the proposed squarer are reduced by up to 40%, compared with the best previous method presented in literature. Moreover, the proposed method can improve the speed and reduce the area of the squarer circuit. The implementation and chip measurement results in 0.18-mu m CMOS technology are also presented and discussed.
引用
收藏
页码:1180 / 1184
页数:5
相关论文
共 47 条
  • [31] Fixed-Width Modified Booth Multiplier Design Based on Error Bound Analysis
    Cho, Kyung-Ju
    Chung, Jin-Gyun
    Kim, Hwan-Yong
    Kim, Gwang-Jun
    Kim, Dae-Ik
    Kim, Yong-Kab
    MULTIMEDIA, COMPUTER GRAPHICS AND BROADCASTING, PT II, 2011, 263 : 248 - 256
  • [32] A framework for the design of error-aware power-efficient fixed-width booth multipliers
    Song, MA
    Van, LD
    Yang, CC
    Chiu, SC
    Kuo, SY
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 81 - 84
  • [33] An Accuracy-Improved Fixed-Width Booth Multiplier Enabling Bit-Width Adaptive Truncation Error Compensation
    Tang, Song-Nien
    Liao, Jen-Chien
    Chiu, Chen-Kai
    Ku, Pei-Tong
    Chen, Yen-Shuo
    ELECTRONICS, 2021, 10 (20)
  • [34] An efficient and low-error mesh simplification method based on torsion detection
    Bin-Shyan Jong
    Juin-Ling Tseng
    Wen-Hao Yang
    The Visual Computer, 2006, 22 : 56 - 67
  • [35] High speed and area efficient coded input BCSM shared LUT-based FIR filter architecture
    Prasanna, S. C.
    James, Britto Pari
    Dhandapani, Vaithiyanathan
    INTERNATIONAL JOURNAL OF SYSTEM ASSURANCE ENGINEERING AND MANAGEMENT, 2024, 15 (07) : 3027 - 3038
  • [36] An efficient and low-error mesh simplification method based on torsion detection
    Jong, BS
    Tseng, JL
    Yang, WH
    VISUAL COMPUTER, 2006, 22 (01): : 56 - 67
  • [37] An Efficient Parallel DA-Based Fixed-Width Design for Approximate Inner-Product Computation
    Mohanty, Basant Kumar
    Meher, Pramod Kumar
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (05) : 1221 - 1229
  • [38] Low-latency and power-efficient row-based binary-weighted compensator for fixed-width Booth multiplier
    Li, Chung-Yi
    Hu, Hong-Chi
    Chen, Yuan-Ho
    Lin, Shinn-Yn
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2024,
  • [39] Dynamic Error-Compensated Fixed-Width Booth Multiplier Based on Conditional-Probability of Input Series
    He, Wen-Quan
    Chen, Yuan-Ho
    Jou, Shyh-Jye
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (08) : 2972 - 2991
  • [40] Dynamic Error-Compensated Fixed-Width Booth Multiplier Based on Conditional-Probability of Input Series
    Wen-Quan He
    Yuan-Ho Chen
    Shyh-Jye Jou
    Circuits, Systems, and Signal Processing, 2016, 35 : 2972 - 2991