Adaptive low-error fixed-width booth multipliers

被引:33
|
作者
Song, Min-An [1 ]
Van, Lan-Da
Kuo, Sy-Yen
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 10764, Taiwan
[2] Natl Taiwan Univ Sci & Technol, Dept Comp Sci & Informat Engn, Taipei, Taiwan
[3] Natl Chiao Tung Univ, Dept Comp Sci, Hsinchu, Taiwan
关键词
digital signal processing; fixed-width booth multiplier; VLSI;
D O I
10.1093/ietfec/e90-a.6.1180
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose two 2's-complement fixed-width Booth multipliers that can generate an n-bit product from an n-bit multiplicand and an n-bit multiplier. Compared with previous designs, our multipliers have smaller truncation error, less area, and smaller time delay in the critical paths. A four-step approach is adopted to search for the best error-compensation bias in designing a multiplier suitable for VLSI implementation. Last but not least, we show the superior capability of our designs by inscribing it in a speech signal processor. Simulation results indicate that this novel design surpasses the previous fixed-width Booth multiplier in the precision of the product. An average error reduction of 65-84% compared with a direct-truncation fixed-width multiplier is achieved by adding only a few logic gates.
引用
收藏
页码:1180 / 1187
页数:8
相关论文
共 50 条
  • [1] Design of low-error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 522 - 531
  • [2] Design of low-error fixed-width multipliers for DSP applications
    Jou, JM
    Kuang, SR
    Chen, RD
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (06): : 836 - 842
  • [3] Generalized low-error area-efficient fixed-width multipliers
    Van, LD
    Yang, CC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (08) : 1608 - 1619
  • [4] Design of a Low-Error Fixed-Width Radix-8 Booth Multiplier
    Bhusare, Saroja S.
    Bhaaskaran, V. S. Kanchana
    2014 FIFTH INTERNATIONAL CONFERENCE ON SIGNAL AND IMAGE PROCESSING (ICSIP 2014), 2014, : 206 - 209
  • [5] A low-error and area-time efficient fixed-width booth multiplier
    Song, MA
    Van, LD
    Huang, TC
    Kuo, SY
    PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 590 - 593
  • [6] Low-error fixed-width squarer design
    Cho, KJ
    Choi, EM
    Chung, JG
    Lim, MS
    Kim, JW
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 137 - 140
  • [7] Area-efficient signed fixed-width multipliers with low-error compensation circuit
    Wang, Jiun-Ping
    Kuang, Shiann-Rong
    2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 157 - 162
  • [8] Low-error carry-free fixed-width multipliers and their application to DCT/IDCT
    Juang, TB
    Hsiao, SF
    Kuang, SR
    Tsai, MY
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 457 - 460
  • [9] Improved Quantization Error Compensation Method for Fixed-Width Booth Multipliers
    Ma, Xiaolong
    Xu, Jiangtao
    Chen, Guican
    VLSI DESIGN, 2014, 2014
  • [10] Low-error carry-free fixed-width multipliers with low-cost compensation circuits
    Juang, TB
    Hsiao, SF
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (06) : 299 - 303