Single Event Upset rate determination for 65 nm SRAM bit-cell in LEO radiation environments

被引:6
|
作者
Sajid, Muhammad [1 ]
Chechenin, N. G. [2 ]
Torres, Frank Sill [3 ]
Gulzari, Usman Ali [4 ]
Butt, Muhammad Usman [5 ]
Ming, Zhu [6 ]
Khan, E. U. [7 ]
机构
[1] COMSATS Inst Informat Technol, Dept Elect Engn, Islamabad, Pakistan
[2] Moscow MV Lomonosov State Univ, Skobeltsyn Inst Nucl Phys, Moscow, Russia
[3] Univ Fed Minas Gerais, Dept Elect Engn, Belo Horizonte, MG, Brazil
[4] Univ Lahore, Islamabad Campus, Islamabad, Pakistan
[5] Univ Auckland, Dept Elect & Comp Engn, Auckland, New Zealand
[6] CAST, Beijing, Peoples R China
[7] Int Islamic Univ, Dept Phys, Islamabad, Pakistan
关键词
Single Event Upset; Soft error rates; Static RAM; Sun-Synchronous LEO; Space radiation environment; Visual TCAD; DEVICES;
D O I
10.1016/j.microrel.2017.07.084
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The degradation of SRAM bit-cells designed in a 65 nm bulk CMOS technology in a Sun-Synchronous Low Earth Orbit (LEO) ionizing radiation environment is analyzed. We propose an inflight SEU rate estimation approach based on a modeled heavy ion cross section as opposed to the standard experimental characterization. Effects of irradiation with estimated LET spectrum in SRAM bit cell, i.e. the location of sensitive regions, its tendency to cause upset, magnitude and duration of transient current as well as voltage pulses were determined. It was found with SEU map that 65 nm SRAM bit-cell can flip even if high LET particle strikes in close proximity of bit-cell outside the SRAM bit-cell area. The SEU sensitive parameters required to predict SEU rate of on-board target device, i.e., 65 nm SRAM were calculated with typical aluminum spot shielding using fully physical mechanism simulation. In order to characterize the robustness of scaled CMOS devices, state of the art simulation tools such as Visual TCAD/Genius, GSEAT/Visual Particle, runSEU, were utilized whereas LEO radiation environment assessment, upset rate prediction was accomplished with the help of OMERE-TRAD software. (C) 2017 Elsevier Ltd. All rights reserved.
引用
收藏
页码:11 / 16
页数:6
相关论文
共 50 条
  • [31] Effect of Temperature on Single Event Upset of TFT SRAM and Its Space Error Rate Prediction
    Cai L.
    Liu J.
    Qin Y.
    Li L.
    Guo G.
    Shi S.
    Wu Z.
    Chi Y.
    Hui N.
    Fan H.
    Shen D.
    He A.
    Guo, Gang (ggg@ciae.ac.cn), 2018, Atomic Energy Press (52): : 750 - 755
  • [32] Modeling and simulation of low power single event upset-resilient SRAM cell
    Pannu, Neha
    Prakash, Neelam Rup
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 122 (02)
  • [33] The orientational dependence of single event upsets and multiple-cell upsets in 65 nm dual DICE SRAM
    Luo, YinYong
    Zhang, FengQi
    Wei, Chen
    Ding, LiLi
    Pan, XiaoYu
    MICROELECTRONICS RELIABILITY, 2019, 94 : 24 - 31
  • [34] EFFECT of N-WELL for SINGLE EVENT UPSET in 65 NM CMOS TRIPLE-WELL TECHNOLOGY in 6T SRAM CELLS
    Wang, Jian.
    Li, Lei.
    2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2014, : 1116 - 1119
  • [35] Effects of voltage stress on the single event upset (SEU) response of 65 nm flip flop
    Chua, C. T.
    Ong, H. G.
    Sanchez, K.
    Perdu, P.
    Gan, C. L.
    MICROELECTRONICS RELIABILITY, 2016, 64 : 199 - 203
  • [36] Characterization of Single Event Cell Upsets in a Radiation Hardened SRAM in a 40 nm Bulk CMOS Technology
    Yang, Guoqing
    Yu, Junting
    Zhang, Jincheng
    Liu, Xiangyuan
    Chen, Qiang
    ELECTRONICS, 2020, 9 (06) : 1 - 11
  • [37] Radiation hardness evaluations of 65 nm fully depleted silicon on insulator and bulk processes by measuring single event transient pulse widths and single event upset rates
    Furuta, Jun
    Sonezaki, Eiji
    Kobayashi, Kazutoshi
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (04)
  • [38] A novel single event upset reversal in 40-nm bulk CMOS 6 T SRAM cells
    Li Peng
    Zhang Min-Xuan
    Zhao Zhen-Yu
    Deng Quan
    NUCLEAR SCIENCE AND TECHNIQUES, 2015, 26 (05)
  • [39] Single-Event Upsets and Multiple-Bit Upsets on a 45 nm SOI SRAM
    Heidel, David F.
    Marshall, Paul W.
    Pellish, Jonathan A.
    Rodbell, Kenneth P.
    LaBel, Kenneth A.
    Schwank, James R.
    Rauch, Stewart E.
    Hakey, Mark C.
    Berg, Melanie D.
    Castaneda, Carlos M.
    Dodd, Paul E.
    Friendlich, Mark R.
    Phan, Anthony D.
    Seidleck, Christina M.
    Shaneyfelt, Marty R.
    Xapsos, Michael A.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (06) : 3499 - 3504
  • [40] Single Event Upset and Radiation Hardening of the Complementary FET (CFET) based 6T-SRAM
    Zhang, Zhengxin
    Chen, Wangyong
    Lin, Jianwen
    Cai, Linlin
    2024 INTERNATIONAL SYMPOSIUM OF ELECTRONICS DESIGN AUTOMATION, ISEDA 2024, 2024, : 782 - 782