Single Event Upset rate determination for 65 nm SRAM bit-cell in LEO radiation environments

被引:6
|
作者
Sajid, Muhammad [1 ]
Chechenin, N. G. [2 ]
Torres, Frank Sill [3 ]
Gulzari, Usman Ali [4 ]
Butt, Muhammad Usman [5 ]
Ming, Zhu [6 ]
Khan, E. U. [7 ]
机构
[1] COMSATS Inst Informat Technol, Dept Elect Engn, Islamabad, Pakistan
[2] Moscow MV Lomonosov State Univ, Skobeltsyn Inst Nucl Phys, Moscow, Russia
[3] Univ Fed Minas Gerais, Dept Elect Engn, Belo Horizonte, MG, Brazil
[4] Univ Lahore, Islamabad Campus, Islamabad, Pakistan
[5] Univ Auckland, Dept Elect & Comp Engn, Auckland, New Zealand
[6] CAST, Beijing, Peoples R China
[7] Int Islamic Univ, Dept Phys, Islamabad, Pakistan
关键词
Single Event Upset; Soft error rates; Static RAM; Sun-Synchronous LEO; Space radiation environment; Visual TCAD; DEVICES;
D O I
10.1016/j.microrel.2017.07.084
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The degradation of SRAM bit-cells designed in a 65 nm bulk CMOS technology in a Sun-Synchronous Low Earth Orbit (LEO) ionizing radiation environment is analyzed. We propose an inflight SEU rate estimation approach based on a modeled heavy ion cross section as opposed to the standard experimental characterization. Effects of irradiation with estimated LET spectrum in SRAM bit cell, i.e. the location of sensitive regions, its tendency to cause upset, magnitude and duration of transient current as well as voltage pulses were determined. It was found with SEU map that 65 nm SRAM bit-cell can flip even if high LET particle strikes in close proximity of bit-cell outside the SRAM bit-cell area. The SEU sensitive parameters required to predict SEU rate of on-board target device, i.e., 65 nm SRAM were calculated with typical aluminum spot shielding using fully physical mechanism simulation. In order to characterize the robustness of scaled CMOS devices, state of the art simulation tools such as Visual TCAD/Genius, GSEAT/Visual Particle, runSEU, were utilized whereas LEO radiation environment assessment, upset rate prediction was accomplished with the help of OMERE-TRAD software. (C) 2017 Elsevier Ltd. All rights reserved.
引用
收藏
页码:11 / 16
页数:6
相关论文
共 50 条
  • [41] Leakage Current Optimization in 9T SRAM Bit-cell with Sleep Transistor at 45nm CMOS Technology
    Ruhil, Shaifali
    Shukla, Neeraj Kr.
    2017 INTERNATIONAL CONFERENCE ON COMPUTING AND COMMUNICATION TECHNOLOGIES FOR SMART NATION (IC3TSN), 2017, : 259 - 261
  • [42] Investigation of Single-Event Upset in Graphene Nano-Ribbon FET SRAM Cell
    Adesina, Naheem Olakunle
    MICROMACHINES, 2023, 14 (07)
  • [43] Analysis of Short-Term NBTI Effect on the Single-Event Upset Sensitivity of a 65nm SRAM using Two-Photon Absorption
    El Moukhtari, I.
    Pouget, V.
    Darracq, F.
    Larue, C.
    Lewis, D.
    Perdu, P.
    2013 14TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2013,
  • [44] Mitigation of Single Event Upset Effects in Nanosheet FET 6T SRAM Cell
    Bang, Minji
    Ha, Jonghyeon
    Suh, Minki
    Lee, Dabok
    Ryu, Minsang
    Han, Jin-Woo
    Sagong, Hyunchul
    Lee, Hojoon
    Kim, Jungsik
    IEEE ACCESS, 2024, 12 : 130347 - 130355
  • [45] Low energy proton induced single event upset in 65 nm DDR and QDR commercial SRAMs
    Ye, B.
    Liu, J.
    Wang, T. S.
    Liu, T. Q.
    Maaz, K.
    Luo, J.
    Wang, B.
    Yin, Y. N.
    Ji, Q. G.
    Sun, Y. M.
    Hou, M. D.
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION B-BEAM INTERACTIONS WITH MATERIALS AND ATOMS, 2017, 406 : 443 - 448
  • [46] Impact of Combinational Logic Delay for Single Event Upset on Flip Flops in a 65 nm FDSOI Process
    Furuta, Jun
    Tsukita, Yuto
    Yamada, Kodai
    Ebara, Mitsunori
    Kojima, Kentaro
    Kobayashi, Kazutoshi
    2019 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2019,
  • [47] Study on the single-event upset sensitivity of 65-nm CMOS sequential logic circuit
    Li, Sai
    Han, Jianwei
    Chen, Rui
    Shangguan, Shipeng
    Ma, Yingqi
    Wang, Xuan
    IEICE ELECTRONICS EXPRESS, 2020, 17 (10)
  • [48] A novel single event upset reversal in 40-nm bulk CMOS 6T SRAM cells
    李鹏
    张民选
    赵振宇
    邓全
    Nuclear Science and Techniques, 2015, 26 (05) : 78 - 84
  • [49] Characterization of single-event multiple cell upsets in a custom SRAM in a 65 nm triple-well CMOS technology
    HaiYan Chen
    JianJun Chen
    Long Yao
    Science China Technological Sciences, 2015, 58 : 1726 - 1730
  • [50] Characterization of single-event multiple cell upsets in a custom SRAM in a 65 nm triple-well CMOS technology
    Chen HaiYan
    Chen JianJun
    Yao Long
    SCIENCE CHINA-TECHNOLOGICAL SCIENCES, 2015, 58 (10) : 1726 - 1730