Single Event Upset rate determination for 65 nm SRAM bit-cell in LEO radiation environments

被引:6
|
作者
Sajid, Muhammad [1 ]
Chechenin, N. G. [2 ]
Torres, Frank Sill [3 ]
Gulzari, Usman Ali [4 ]
Butt, Muhammad Usman [5 ]
Ming, Zhu [6 ]
Khan, E. U. [7 ]
机构
[1] COMSATS Inst Informat Technol, Dept Elect Engn, Islamabad, Pakistan
[2] Moscow MV Lomonosov State Univ, Skobeltsyn Inst Nucl Phys, Moscow, Russia
[3] Univ Fed Minas Gerais, Dept Elect Engn, Belo Horizonte, MG, Brazil
[4] Univ Lahore, Islamabad Campus, Islamabad, Pakistan
[5] Univ Auckland, Dept Elect & Comp Engn, Auckland, New Zealand
[6] CAST, Beijing, Peoples R China
[7] Int Islamic Univ, Dept Phys, Islamabad, Pakistan
关键词
Single Event Upset; Soft error rates; Static RAM; Sun-Synchronous LEO; Space radiation environment; Visual TCAD; DEVICES;
D O I
10.1016/j.microrel.2017.07.084
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The degradation of SRAM bit-cells designed in a 65 nm bulk CMOS technology in a Sun-Synchronous Low Earth Orbit (LEO) ionizing radiation environment is analyzed. We propose an inflight SEU rate estimation approach based on a modeled heavy ion cross section as opposed to the standard experimental characterization. Effects of irradiation with estimated LET spectrum in SRAM bit cell, i.e. the location of sensitive regions, its tendency to cause upset, magnitude and duration of transient current as well as voltage pulses were determined. It was found with SEU map that 65 nm SRAM bit-cell can flip even if high LET particle strikes in close proximity of bit-cell outside the SRAM bit-cell area. The SEU sensitive parameters required to predict SEU rate of on-board target device, i.e., 65 nm SRAM were calculated with typical aluminum spot shielding using fully physical mechanism simulation. In order to characterize the robustness of scaled CMOS devices, state of the art simulation tools such as Visual TCAD/Genius, GSEAT/Visual Particle, runSEU, were utilized whereas LEO radiation environment assessment, upset rate prediction was accomplished with the help of OMERE-TRAD software. (C) 2017 Elsevier Ltd. All rights reserved.
引用
收藏
页码:11 / 16
页数:6
相关论文
共 50 条
  • [21] A 10-Transistor 65 nm SRAM Cell Tolerant to Single-Event Upsets
    Li, Yuanqing
    Li, Lixiang
    Ma, Yuan
    Chen, Li
    Liu, Rui
    Wang, Haibin
    Wu, Qiong
    Newton, Michael
    Chen, Mo
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (02): : 137 - 145
  • [22] A 10-Transistor 65 nm SRAM Cell Tolerant to Single-Event Upsets
    Yuanqing Li
    Lixiang Li
    Yuan Ma
    Li Chen
    Rui Liu
    Haibin Wang
    Qiong Wu
    Michael Newton
    Mo Chen
    Journal of Electronic Testing, 2016, 32 : 137 - 145
  • [23] Single Event Upset and Multiple Cell Upset Modeling in Commercial Bulk 65-nm CMOS SRAMs and Flip-Flops
    Uznanski, Slawosz
    Gasiot, Gilles
    Roche, Philippe
    Tavernier, Clement
    Autran, Jean-Luc
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (04) : 1876 - 1883
  • [24] Contribution of Low-Energy (< 10 MeV) Neutrons to Upset Rate in a 65 nm SRAM
    Sierawski, Brian D.
    Warren, Kevin M.
    Reed, Robert A.
    Weller, Robert A.
    Mendenhall, Marcus M.
    Schrimpf, Ronald D.
    Baumann, Robert C.
    Zhu, Vivian
    2010 INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2010, : 395 - 399
  • [25] Radiation Tolerant SRAM Cell Design in 65nm Technology
    JianAn Wang
    Xue Wu
    Haonan Tian
    Lixiang Li
    Shuting Shi
    Li Chen
    Journal of Electronic Testing, 2021, 37 : 255 - 262
  • [26] Radiation Tolerant SRAM Cell Design in 65nm Technology
    Wang, JianAn
    Wu, Xue
    Tian, Haonan
    Li, Lixiang
    Shi, Shuting
    Chen, Li
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2021, 37 (02): : 255 - 262
  • [27] Single Event Upset Evaluation for a 28-nm FDSOI SRAM Type Buffer in an ARM Processor
    Shi, Shuting
    Chen, Rui
    Liu, Rui
    Chen, Mo
    Shen, Chen
    Li, Xuantian
    Tian, Haonan
    Chen, Li
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2021, 37 (02): : 271 - 278
  • [28] Parametric Variability Affecting 45 nm SOI SRAM Single Event Upset Cross-Sections
    Loveless, Thomas Daniel
    Alles, Michael L.
    Ball, Dennis R.
    Warren, Kevin M.
    Massengill, Lloyd W.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (06) : 3228 - 3233
  • [29] Single Event Upset Evaluation for a 28-nm FDSOI SRAM Type Buffer in an ARM Processor
    Shuting Shi
    Rui Chen
    Rui Liu
    Mo Chen
    Chen Shen
    Xuantian Li
    Haonan Tian
    Li Chen
    Journal of Electronic Testing, 2021, 37 : 271 - 278
  • [30] 3-DIMENSIONAL NUMERICAL-SIMULATION OF SINGLE EVENT UPSET OF AN SRAM CELL
    WOODRUFF, RL
    RUDECK, PJ
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1993, 40 (06) : 1795 - 1803