A New Methodology for Power-Aware Transistor Sizing: Free Power Recovery (FPR)

被引:0
|
作者
Vratonjic, Milena [1 ]
Ziegler, Matthew [2 ]
Gristede, George D. [2 ]
Zyuban, Victor [2 ]
Mitchell, Thomas [3 ]
Cho, Ee [4 ]
Visweswariah, Chandu [2 ]
Oklobdzija, Vojin C. [5 ]
机构
[1] Univ Calif Davis, Davis, CA 95616 USA
[2] TJ Watson Res Ctr, IBM, Yorktown Hts, NY USA
[3] Elect Design Automat, IBM, Burlington, VT USA
[4] Elect Design Automat, Poughkeepsie, NY USA
[5] Univ Texas Dallas, Dallas, TX USA
关键词
Low-power; Optimization; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present a new transistor sizing methodology called Free Power Recovery (FPR) for low power circuit design. The objective of this methodology is to minimize the total power of a circuit by accounting for node switching activities and leakage duty cycles (LDC). The methodology has been incorporated into the EinsTuner circuit tuning tool. EinsTuner automates the tuning process using state-of-the-art non-linear optimization solvers and fast circuit simulators. Node switching activities and LDC are integrated into the EinsTuner framework as parameter inputs to the FPR, tuning mode. In FPR, mode: the power is minimized using gate width reduction with respect to power properties of the node. The FPR methodology is evaluated on next generation microprocessor circuit designs. Power reduction results are compared with the results from the existing EinsTuner tuning methodology. The results show improvement; in power reduction with the FPR, optimization mode.
引用
收藏
页码:307 / +
页数:2
相关论文
共 50 条
  • [1] POMR: A power-aware interconnect optimization methodology
    Youssef, A
    Anis, M
    Elmasry, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (03) : 297 - 307
  • [2] IMPACCT: Methodology and tools for power-aware embedded systems
    Chou, PH
    Liu, JF
    Li, DX
    Bagherzadeh, N
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2002, 7 (03) : 205 - 232
  • [3] IMPACCT: Methodology and Tools for Power-Aware Embedded Systems
    Pai H. Chou
    Jinfeng Liu
    Dexin Li
    Nader Bagherzadeh
    Design Automation for Embedded Systems, 2002, 7 : 205 - 232
  • [4] Comprehensive Power-Aware ATPG Methodology for Complex Low-Power Designs
    Abdel-Hafez, Khader
    Dsouza, Michael
    Manchukonda, Likith Kumar
    Tsai, Elddie
    Natarajan, Karthikeyan
    Tai, Ting-Pu
    Hsueh, Wenhao
    Lai, Smith
    2022 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2022, : 334 - 339
  • [5] Power-aware computing
    Ezzatti, Pablo
    Quintana-Orti, Enrique S.
    Remon, Alfredo
    Saak, Jens
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2019, 31 (06):
  • [6] Power-aware computing
    Stan, MR
    Skadron, K
    COMPUTER, 2003, 36 (12) : 35 - 38
  • [7] Power-aware epidemics
    van Renesse, R
    21ST IEEE SYMPOSIUM ON RELIABLE DISTRIBUTED SYSTEMS, PROCEEDINGS, 2002, : 358 - 361
  • [8] Power-aware placement
    Cheon, Y
    Ho, PH
    Kahng, AB
    Reda, S
    Wang, QK
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 795 - 800
  • [9] Power-aware systems
    Bhardwaj, M
    Min, R
    Chandrakasan, A
    CONFERENCE RECORD OF THE THIRTY-FOURTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2000, : 1695 - 1701
  • [10] A new power-aware FPGA design metric
    Templin, Joshua R.
    Hamlet, Jason R.
    JOURNAL OF CRYPTOGRAPHIC ENGINEERING, 2015, 5 (01) : 1 - 11