A New Methodology for Power-Aware Transistor Sizing: Free Power Recovery (FPR)

被引:0
|
作者
Vratonjic, Milena [1 ]
Ziegler, Matthew [2 ]
Gristede, George D. [2 ]
Zyuban, Victor [2 ]
Mitchell, Thomas [3 ]
Cho, Ee [4 ]
Visweswariah, Chandu [2 ]
Oklobdzija, Vojin C. [5 ]
机构
[1] Univ Calif Davis, Davis, CA 95616 USA
[2] TJ Watson Res Ctr, IBM, Yorktown Hts, NY USA
[3] Elect Design Automat, IBM, Burlington, VT USA
[4] Elect Design Automat, Poughkeepsie, NY USA
[5] Univ Texas Dallas, Dallas, TX USA
来源
INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION | 2010年 / 5953卷
关键词
Low-power; Optimization; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present a new transistor sizing methodology called Free Power Recovery (FPR) for low power circuit design. The objective of this methodology is to minimize the total power of a circuit by accounting for node switching activities and leakage duty cycles (LDC). The methodology has been incorporated into the EinsTuner circuit tuning tool. EinsTuner automates the tuning process using state-of-the-art non-linear optimization solvers and fast circuit simulators. Node switching activities and LDC are integrated into the EinsTuner framework as parameter inputs to the FPR, tuning mode. In FPR, mode: the power is minimized using gate width reduction with respect to power properties of the node. The FPR methodology is evaluated on next generation microprocessor circuit designs. Power reduction results are compared with the results from the existing EinsTuner tuning methodology. The results show improvement; in power reduction with the FPR, optimization mode.
引用
收藏
页码:307 / +
页数:2
相关论文
共 50 条
  • [21] Perspectives on power-aware electronics
    Sakurai, T
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 26 - 29
  • [22] Power-aware acoustic processing
    Riley, R
    Schott, B
    Czarnaski, J
    Thakkar, S
    INFORMATION PROCESSING IN SENSOR NETWORKS, PROCEEDINGS, 2003, 2634 : 566 - 581
  • [23] A Methodology for Automated Consistency Checking Between Different Power-Aware Descriptions
    Kalsing, Arthur
    Fesquet, Laurent
    Aktouf, Chouki
    LANGUAGES, DESIGN METHODS, AND TOOLS FOR ELECTRONIC SYSTEM DESIGN, 2019, 530 : 107 - 127
  • [24] Power-Aware Notification Distribution
    Astrova, Irina
    Nitz, Stefan
    Kleiner, Carsten
    Koschel, Arne
    Herrmann, Florian
    Isern, Daniel
    Popp, Christopher
    2014 56TH INTERNATIONAL SYMPOSIUM ELMAR (ELMAR), 2014, : 243 - 246
  • [25] Power-aware instruction scheduling
    Lin, Tzong-Yen
    Chang, Rong-Guey
    EMBEDDED AND UBIQUITOUS COMPUTING, PROCEEDINGS, 2006, 4096 : 35 - 44
  • [26] Power-Aware Adaptive Encryption
    Mohd, Bassam Jamil
    Yousef, Khalil M. Ahmad
    AlMajali, Anas
    Hayajneh, Thaler
    2019 IEEE JORDAN INTERNATIONAL JOINT CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY (JEEIT), 2019, : 711 - 716
  • [27] Multi-level energy/power-aware design methodology for MPSoC
    Ouni, Bassem
    Mhedbi, Imen
    Trabelsi, Chiraz
    Ben Atitallah, Rabie
    Belleudy, Cecile
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2017, 100 : 203 - 215
  • [28] Improving GPU Performance with a Power-Aware Streaming Multiprocessor Allocation Methodology
    Tasoulas, Zois-Gerasimos
    Anagnostopoulos, Iraklis
    ELECTRONICS, 2019, 8 (12)
  • [29] A content-based methodology for power-aware motion estimation architecture
    Cheng, HW
    Dung, LR
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (10) : 631 - 635
  • [30] Methodology for developing virtual platforms from power-aware to power- and thermal-aware at electronic system level
    Lu, Liang-Ying
    Hsieh, Tsung-Yu
    Weng, Pei-En
    Chiou, Lih-Yih
    IET CYBER-PHYSICAL SYSTEMS: THEORY & APPLICATIONS, 2018, 3 (03) : 150 - 157