A New Methodology for Power-Aware Transistor Sizing: Free Power Recovery (FPR)

被引:0
|
作者
Vratonjic, Milena [1 ]
Ziegler, Matthew [2 ]
Gristede, George D. [2 ]
Zyuban, Victor [2 ]
Mitchell, Thomas [3 ]
Cho, Ee [4 ]
Visweswariah, Chandu [2 ]
Oklobdzija, Vojin C. [5 ]
机构
[1] Univ Calif Davis, Davis, CA 95616 USA
[2] TJ Watson Res Ctr, IBM, Yorktown Hts, NY USA
[3] Elect Design Automat, IBM, Burlington, VT USA
[4] Elect Design Automat, Poughkeepsie, NY USA
[5] Univ Texas Dallas, Dallas, TX USA
来源
INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION | 2010年 / 5953卷
关键词
Low-power; Optimization; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present a new transistor sizing methodology called Free Power Recovery (FPR) for low power circuit design. The objective of this methodology is to minimize the total power of a circuit by accounting for node switching activities and leakage duty cycles (LDC). The methodology has been incorporated into the EinsTuner circuit tuning tool. EinsTuner automates the tuning process using state-of-the-art non-linear optimization solvers and fast circuit simulators. Node switching activities and LDC are integrated into the EinsTuner framework as parameter inputs to the FPR, tuning mode. In FPR, mode: the power is minimized using gate width reduction with respect to power properties of the node. The FPR methodology is evaluated on next generation microprocessor circuit designs. Power reduction results are compared with the results from the existing EinsTuner tuning methodology. The results show improvement; in power reduction with the FPR, optimization mode.
引用
收藏
页码:307 / +
页数:2
相关论文
共 50 条
  • [31] Power-aware designers at odds with power grid designers?
    Irwin, MJ
    IEEE DESIGN & TEST OF COMPUTERS, 2003, 20 (03): : 120 - 120
  • [32] Power-Aware At-Speed Scan Test Methodology for Circuits with Synchronous Clocks
    Nadeau-Dostie, Benoit
    Takeshita, Kiyoshi
    Cote, Jean-Francois
    2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 241 - 250
  • [33] A new centralized sensor fusion-tracking methodology based on particle filtering for power-aware systems
    Zhai, Yan
    Yeary, Mark B.
    Havlicek, Joseph P.
    Fan, Guoliang
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2008, 57 (10) : 2377 - 2387
  • [34] ULPFA: A New Efficient Design of a Power-Aware Full Adder
    Hassoune, Ilham
    Flandre, Denis
    O'Connor, Ian
    Legat, Jean-Didier
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (08) : 2066 - 2074
  • [35] An Effective Power-Aware At-Speed Test Methodology for IP Qualification and Characterization
    Kapil Juneja
    Darayus Adil Patel
    Rajesh Kumar Immadi
    Balwant Singh
    Sylvie Naudet
    Pankaj Agarwal
    Arnaud Virazel
    Patrick Girard
    Journal of Electronic Testing, 2016, 32 : 721 - 733
  • [36] The AB-Filling Methodology for Power-Aware At-Speed Scan Testing
    Chen, Tsung-Tang
    Wu, Po-Han
    Chen, Kung-Han
    Rau, Jiann-Chyi
    Tzeng, Shih-Ming
    INTERNATIONAL TEST CONFERENCE 2010, 2010,
  • [37] A power-aware and range-free localization algorithm for sensor networks
    Sun, Zhi
    Yu, Rong
    Mei, Shunliang
    2006 ASIA-PACIFIC CONFERENCE ON COMMUNICATION, VOLS 1 AND 2, 2006, : 756 - +
  • [38] An Effective Power-Aware At-Speed Test Methodology for IP Qualification and Characterization
    Juneja, Kapil
    Patel, Darayus Adil
    Immadi, Rajesh Kumar
    Singh, Balwant
    Naudet, Sylvie
    Agarwal, Pankaj
    Virazel, Arnaud
    Girard, Patrick
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (06): : 721 - 733
  • [39] Power-aware collective tree exploration
    Dynia, M
    Korzeniowski, M
    Schindelhauer, C
    ARCHITECTURE OF COMPUTING SYSTEMS - ARCS 2006, PROCEEDINGS, 2006, 3894 : 341 - 351
  • [40] Design of power-aware FPGA fabrics
    Gayasen, Aman
    Srinivasan, Suresh
    Vijaykrishnan, N.
    Kandemir, Mahmut
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2007, 3 (1-2) : 52 - 64