A New Methodology for Power-Aware Transistor Sizing: Free Power Recovery (FPR)

被引:0
|
作者
Vratonjic, Milena [1 ]
Ziegler, Matthew [2 ]
Gristede, George D. [2 ]
Zyuban, Victor [2 ]
Mitchell, Thomas [3 ]
Cho, Ee [4 ]
Visweswariah, Chandu [2 ]
Oklobdzija, Vojin C. [5 ]
机构
[1] Univ Calif Davis, Davis, CA 95616 USA
[2] TJ Watson Res Ctr, IBM, Yorktown Hts, NY USA
[3] Elect Design Automat, IBM, Burlington, VT USA
[4] Elect Design Automat, Poughkeepsie, NY USA
[5] Univ Texas Dallas, Dallas, TX USA
来源
INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION | 2010年 / 5953卷
关键词
Low-power; Optimization; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present a new transistor sizing methodology called Free Power Recovery (FPR) for low power circuit design. The objective of this methodology is to minimize the total power of a circuit by accounting for node switching activities and leakage duty cycles (LDC). The methodology has been incorporated into the EinsTuner circuit tuning tool. EinsTuner automates the tuning process using state-of-the-art non-linear optimization solvers and fast circuit simulators. Node switching activities and LDC are integrated into the EinsTuner framework as parameter inputs to the FPR, tuning mode. In FPR, mode: the power is minimized using gate width reduction with respect to power properties of the node. The FPR methodology is evaluated on next generation microprocessor circuit designs. Power reduction results are compared with the results from the existing EinsTuner tuning methodology. The results show improvement; in power reduction with the FPR, optimization mode.
引用
收藏
页码:307 / +
页数:2
相关论文
共 50 条
  • [41] Algorithms for Power-Aware Resource Activation
    Arora, Sonika
    Agarwal, Archita
    Chakaravarthy, Venkatesan T.
    Sabharwal, Yogish
    2014 21ST INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING (HIPC), 2014,
  • [42] Modeling and analysis of power-aware systems
    Sokolsky, O
    Philippou, A
    Lee, I
    Christou, K
    TOOLS AND ALGORITHMS FOR THE CONSTRUCTION AND ANALYSIS OF SYSTEMS, PROCEEDINGS, 2003, 2619 : 409 - 424
  • [43] Power-Aware Heterogeneous Node Assembly
    Acun, Bilge
    Buyuktosunoglu, Alper
    Lee, Eun Kyung
    Park, Yoonho
    2019 25TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA), 2019, : 715 - 727
  • [44] Power-aware prefetch in mobile environments
    Yin, LZ
    Cao, GH
    Das, C
    Ashraf, A
    22ND INTERNATIONAL CONFERENCE ON DISTRIBUTED COMPUTING SYSTEMS, PROCEEDINGS, 2002, : 571 - 578
  • [45] Power-Aware Testing: The Next Stage
    Wen, Xiaoqing
    2012 17TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2012,
  • [46] Power-aware branch predictor update
    Baniasadi, A
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (05): : 585 - 595
  • [47] On-the-Fly Power-Aware Rendering
    Zhang, Yunjin
    Ortin, Marta
    Arellano, Victor
    Wang, Rui
    Gutierrez, Diego
    Bao, Hujun
    COMPUTER GRAPHICS FORUM, 2018, 37 (04) : 155 - 166
  • [48] Synthesis for Power-Aware Clock Spines
    Seo, Hyungjung
    Kim, Juyeon
    Kang, Minseok
    Kim, Taewhan
    2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, : 126 - 131
  • [49] Power-Aware Rendezvous with Shrinking Footprints
    Jaleel, Hassan
    Egerstedt, Magnus
    2011 IEEE/RSJ INTERNATIONAL CONFERENCE ON INTELLIGENT ROBOTS AND SYSTEMS, 2011, : 2772 - 2777
  • [50] Power-aware BTB for modern processors
    Deris, Kaveh Jokar
    Baniasadi, Amirali
    COMPUTERS & ELECTRICAL ENGINEERING, 2010, 36 (05) : 902 - 911