A Layout-Based Rad-Hard DICE Flip-Flop Design

被引:10
|
作者
Wang, Haibin [1 ,2 ,3 ]
Dai, Xixi [1 ]
Ibrahim, Younis Mohammed Younis [1 ]
Sun, Hongwen [1 ]
Nofal, Issam [4 ]
Cai, Li [3 ]
Guo, Gang [3 ]
Shen, Zicai [5 ]
Chen, Li [2 ]
机构
[1] Hohai Univ, Coll IoT Engn, Changzhou 213022, Peoples R China
[2] Univ Saskatchewan, Coll Engn, Saskatoon S7N 5A9, SK, Canada
[3] China Inst Atom Energy, Innovat Fdn Radiat Applicat, Beijing 102413, Peoples R China
[4] iRoC Technol, F-38000 Grenoble, France
[5] Beijing Inst Spacecraft Environm Engn, Beijing 100094, Peoples R China
关键词
DICE; LEAP DICE; Rad-hard flip-flop; Single event upset; Charge sharing; SINGLE-EVENT UPSET; CHARGE COLLECTION; 130; NM; MITIGATION;
D O I
10.1007/s10836-019-05773-4
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The DICE flip-flop has been rendered ineffective in deep-submicron technology nodes (e.g. 65nm and 28nm) due to charge sharing when exposed to single event strikes. This paper presents a new single event upset tolerant flip-flop design by applying the hardening technique on DICE at the layout level. This approach is an alternative to existing Layout Design through Error-Aware Transistor Positioning (LEAP); it also re-places transistors in master and slave DICE latches in the zigzag fashion in the layout. Both computer simulations and heavy-ion experimental results demonstrate that our proposed layout design has no single event upset errors under normal strikes until LET=37MeVcm(2)/mg compared to the traditional DICE structure.
引用
收藏
页码:111 / 117
页数:7
相关论文
共 50 条
  • [1] A Layout-Based Rad-Hard DICE Flip-Flop Design
    Haibin Wang
    Xixi Dai
    Younis Mohammed Younis Ibrahim
    Hongwen Sun
    Issam Nofal
    Li Cai
    Gang Guo
    Zicai Shen
    Li Chen
    Journal of Electronic Testing, 2019, 35 : 111 - 117
  • [2] Single event upset reinforcement technology of DICE flip-flop based on layout design
    Lai, Xiaoling
    Zhang, Jian
    Ju, Ting
    Zhu, Qi
    Guo, Yangming
    Xibei Gongye Daxue Xuebao/Journal of Northwestern Polytechnical University, 2022, 40 (06): : 1305 - 1311
  • [3] Impact of adjacent transistors on the SEU sensitivity of DICE flip-flop
    Yang Li
    Hua Cai
    Chen Xiaowen
    IEICE ELECTRONICS EXPRESS, 2017, 14 (05):
  • [4] A single event upset hardened flip-flop design utilizing layout technique
    Wang, Haibin
    Chu, Jiamin
    Wei, Jinghe
    Shi, Junwei
    Sun, Hongwen
    Han, Jianwei
    Qian, Rong
    MICROELECTRONICS RELIABILITY, 2019, 102
  • [5] Rad-Hard Designs by Automated Latching-Delay Assignment and Time-Borrowable D-Flip-Flop
    Lin, Dave Y. -W.
    Wen, Charles H. -P.
    IEEE TRANSACTIONS ON COMPUTERS, 2022, 71 (05) : 1008 - 1020
  • [6] ECRL-based low power flip-flop design
    Ng, KW
    Lau, KT
    MICROELECTRONICS JOURNAL, 2000, 31 (05) : 365 - 370
  • [7] IMPLEMENTING THE DESIGN OF MAGNETIC FLIP-FLOP BASED ON SWAPPED MOS DESIGN
    Gangalakshmi, S.
    Banu, A. Khathija
    Kumar, R. Harish
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 987 - 989
  • [8] Self-blocking flip-flop design
    Li, X.
    Jia, S.
    Liang, X.
    Wang, Y.
    ELECTRONICS LETTERS, 2012, 48 (02) : 82 - U50
  • [9] A Reversible Flip-flop Design with Configurable Function
    Wu Y.
    Wang L.-Y.
    Chu Z.-F.
    Xia Y.-S.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2022, 50 (06): : 1466 - 1471
  • [10] Design of ternary flip-flop and its transformation
    Fang, Zhenxian
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 1993, 21 (11): : 95 - 98