An area-efficient VLSI implementation for programmable FIR filters based on a parameterized divide and conquer approach

被引:0
|
作者
Poonnen, T [1 ]
Fam, AT [1 ]
机构
[1] SUNY Buffalo, Dept Elect Engn, Buffalo, NY 14260 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose an optimal VLSI implementation for a class of programmable FIR filters with binary coefficients, whose architecture is based on a parameterized divide and conquer approach. The proposed design Is shown to be easily extendable to FIR filters with multibit coefficients with arbitrary sign. The area efficiency achieved in comparison to direct form realization is demonstrated by VLSI implementation examples, synthesized in TSMC 0.18 micrometer single poly six metal layer CMOS process using state-of-art VLSI EDA tools. A control algorithm to configure the proposed implementation scheme is discussed.
引用
收藏
页码:93 / 96
页数:4
相关论文
共 50 条
  • [31] Area-delay tradeoff in distributed arithmetic based implementation of FIR filters
    Mehendale, M
    Sherlekar, SD
    Venkatesh, G
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 124 - 129
  • [32] Multiplierless polynomial-operator-based IIR filters for efficient VLSI implementation
    Lei, Chi-Un
    Wong, Ngai
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 1620 - +
  • [33] VLSI Design of a Fast and Area-Efficient Haze Removal Method Based on Color Attenuation Prior
    Lee, Yueh-Chan
    Chen, Ren-Der
    2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,
  • [34] Area-efficient high-throughput VLSI architecture for map-based turbo equalizer
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 87 - 92
  • [35] Area and power consumption efficient VLSI implementation of programmable comb decimation filter with low switching noise
    Strle, D
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2002, 32 (04): : 311 - 315
  • [36] Power-efficient and low latency implementation of programmable FIR filters using carry-save arithmetic
    Bekiaris, Dimitris
    Sideris, Isidoros
    Economakos, George
    Pekmestzi, Kiamal Z.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 1027 - 1030
  • [37] EFFICIENT IMPLEMENTATION OF FIR FILTERS BASED ON A NOVEL COMMON SUBEXPRESSION ELIMINATION ALGORITHM
    Farahani, Mohsen Amiri
    Guerra, Eduardo Castillo
    Colpitts, Bruce G.
    2010 23RD CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2010,
  • [38] Efficient pilot design based on the divide and conquer approach for pilot contamination mitigation in massive MIMO
    Boudaya, Maroua
    Kammoun, Ines
    Siala, Mohamed
    2019 15TH INTERNATIONAL WIRELESS COMMUNICATIONS & MOBILE COMPUTING CONFERENCE (IWCMC), 2019, : 1668 - 1673
  • [39] Area and memory efficient tunable VLSI implementation of DWT filters for image decomposition using distributed arithmetic
    Chakraborty, Anirban
    Banerjee, Ayan
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2020, 107 (12) : 1913 - 1939
  • [40] Area-efficient pulse-shaping 1:4 interpolated FIR filter based on LUT partitioning
    Department of Electronic Engineering, Sogang University, CPO Box 1142, Seoul, 100-611, Korea, Republic of
    Electron. Lett., 18 (1504-1505):