An area-efficient VLSI implementation for programmable FIR filters based on a parameterized divide and conquer approach

被引:0
|
作者
Poonnen, T [1 ]
Fam, AT [1 ]
机构
[1] SUNY Buffalo, Dept Elect Engn, Buffalo, NY 14260 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose an optimal VLSI implementation for a class of programmable FIR filters with binary coefficients, whose architecture is based on a parameterized divide and conquer approach. The proposed design Is shown to be easily extendable to FIR filters with multibit coefficients with arbitrary sign. The area efficiency achieved in comparison to direct form realization is demonstrated by VLSI implementation examples, synthesized in TSMC 0.18 micrometer single poly six metal layer CMOS process using state-of-art VLSI EDA tools. A control algorithm to configure the proposed implementation scheme is discussed.
引用
收藏
页码:93 / 96
页数:4
相关论文
共 50 条
  • [41] Area-efficient purse-shaping 1:4 interpolated FIR filter based on LUT partitioning
    Choi, JK
    Hwang, SY
    ELECTRONICS LETTERS, 1999, 35 (18) : 1504 - 1505
  • [42] A novel implementation scheme for high area-efficient DCT based on signed stochastic computation
    Li, Yan
    Hu, Jianhao
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 990 - 993
  • [43] EFFICIENT IMPLEMENTATION OF NTH-BAND FIR FILTERS BASED ON A SIMPLE WINDOW METHOD
    ANASTASSOPOULOS, V
    DELIYANNIS, T
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1990, 137 (04): : 302 - 308
  • [44] Energy- and Area-Efficient Parameterized Lifting-Based 2-D DWT Architecture on FPGA
    Hu, Yusong
    Prasanna, Viktor K.
    2014 IEEE HIGH PERFORMANCE EXTREME COMPUTING CONFERENCE (HPEC), 2014,
  • [45] Design and implementation of an area-efficient MEMS-based IR static earth sensor
    Salah, A
    Adel, A
    Ezeldin, A
    Ali, A
    Hussein, A
    Habib, SED
    ICM 2003: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2003, : 143 - 146
  • [46] An Area-efficient Memory-based Architecture for P4-programmable Streaming Parsers in FPGAs
    Mashreghi-Moghadam, Parisa
    Ould-Bachir, Tarek
    Savaria, Yvon
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [47] An Area-Efficient Hardware Implementation for Real-time Window-based Image Filtering
    Javadi, M. H. Seyed
    Rafi, H.
    Tabatabaei, S.
    Haghighat, A. T.
    SITIS 2007: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SIGNAL IMAGE TECHNOLOGIES & INTERNET BASED SYSTEMS, 2008, : 515 - 519
  • [48] A Novel CAM-Based Robotic Indoor Exploration Algorithm and Its Area-Efficient Implementation
    Sridharan, K.
    Kumar, P. Rajesh
    Sudha, N.
    Vachhani, Leena
    IECON 2008: 34TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOLS 1-5, PROCEEDINGS, 2008, : 2341 - +
  • [49] FPGA-based implementation of floating point processing element for the design of efficient FIR filters
    John, Tintu Mary
    Chacko, Shanty
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2021, 15 (04): : 296 - 301
  • [50] VLSI Architectures and Hardware Implementation of Ultra Low-Latency and Area-Efficient Pietra-Ricci Index Detector for Spectrum Sensing
    Pereira, Elivander Judas Tadeu
    Guimaraes, Dayan Adionel
    Shrestha, Rahul
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (05) : 2348 - 2361