An area-efficient VLSI implementation for programmable FIR filters based on a parameterized divide and conquer approach

被引:0
|
作者
Poonnen, T [1 ]
Fam, AT [1 ]
机构
[1] SUNY Buffalo, Dept Elect Engn, Buffalo, NY 14260 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose an optimal VLSI implementation for a class of programmable FIR filters with binary coefficients, whose architecture is based on a parameterized divide and conquer approach. The proposed design Is shown to be easily extendable to FIR filters with multibit coefficients with arbitrary sign. The area efficiency achieved in comparison to direct form realization is demonstrated by VLSI implementation examples, synthesized in TSMC 0.18 micrometer single poly six metal layer CMOS process using state-of-art VLSI EDA tools. A control algorithm to configure the proposed implementation scheme is discussed.
引用
收藏
页码:93 / 96
页数:4
相关论文
共 50 条
  • [21] DCA: An efficient implementation of the divide-and-conquer approach to simultaneous multiple sequence alignment
    Stoye, J
    Moulton, V
    Dress, AWM
    COMPUTER APPLICATIONS IN THE BIOSCIENCES, 1997, 13 (06): : 625 - 626
  • [22] Approximate Adder Synthesis for Area- and Energy-Efficient FIR Filters in CMOS VLSI
    Soares, Leonardo Bandeira
    Bampi, Sergio
    Costa, Eduardo
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [23] AN AREA-EFFICIENT PATH MEMORY STRUCTURE FOR VLSI IMPLEMENTATION OF HIGH-SPEED VITERBI DECODERS
    PAASKE, E
    PEDERSEN, S
    SPARSO, J
    INTEGRATION-THE VLSI JOURNAL, 1991, 12 (01) : 79 - 91
  • [24] Low-power 200-Msps, area-efficient, five-tap programmable FIR filter
    Moloney, D
    O'Brien, J
    O'Rourke, E
    Brianti, F
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (07) : 1134 - 1138
  • [25] Area-Efficient Parallel FIR Digital Filter Structures for Symmetric Convolutions Based on Fast FIR Algorithm
    Tsao, Yu-Chi
    Choi, Ken
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) : 366 - 371
  • [26] A divide-and-conquer based efficient non-dominated sorting approach
    Mishra, Sumit
    Saha, Sriparna
    Mondal, Samrat
    Coello Coello, Carlos A.
    SWARM AND EVOLUTIONARY COMPUTATION, 2019, 44 : 748 - 773
  • [27] AN AREA-EFFICIENT TOPOLOGY FOR VLSI IMPLEMENTATION OF VITERBI DECODERS AND OTHER SHUFFLE-EXCHANGE TYPE STRUCTURES
    SPARSO, J
    JORGENSEN, HN
    PAASKE, E
    PEDERSEN, S
    RUBNERPETERSEN, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (02) : 90 - 97
  • [28] Efficient RNS-based design of programmable FIR filters targeting FPL technology
    Ramírez, J
    Meyer-Bäse, U
    García, A
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2005, 14 (01) : 165 - 177
  • [29] RNS implementation of FIR filters based on distributed arithmetic using field-programmable logic
    García, A
    Meyer-Bäse, U
    Lloris, A
    Taylor, FJ
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 486 - 489
  • [30] RNS implementation of FIR filters based on distributed arithmetic using field-programmable logic
    Garcia, A.
    Meyer-Base, U.
    Lloris, A.
    Taylor, F.J.
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 1