A low power implementation of h.264 adaptive deblocking filter algorithm

被引:0
|
作者
Parlak, Mustafa [1 ]
Hamzaoglu, Ilker [1 ]
机构
[1] Sabanci Univ, Fac Engn & Nat Sci, TR-34956 Istanbul, Turkey
来源
NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS | 2007年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a low power implementation of H.264 adaptive deblocking filter (DBF) algorithm on ARM Versatile/PB926EJ-S Development Board. The DBF hardware is implemented using Verilog HDL. An AHB bus interface is designed and integrated into DBF hardware in order to communicate with ARM processor and SRAM through AHB bus. An efficient memory hierarchy and data transfer scheme is also implemented. The DBF hardware implementation works at 72 MHz in a Xilinx Virtex II FPGA and it can code 30 CIF frames (352x288) per second The power consumption of DBF hardware is analyzed and up to 13% power savings is achieved by applying clock gating and glitch reduction techniques to DBF datapath.
引用
收藏
页码:127 / +
页数:2
相关论文
共 50 条
  • [41] An hardware efficient deblocking filter for H.264/AVC
    Cheng, CC
    Chang, TS
    ICCE: 2005 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2005, : 235 - 236
  • [42] Alternative processing order with efficient architecture for adaptive deblocking filter in H.264/AVC
    Chen, CM
    Chen, CH
    Zeng, JP
    Chang, YP
    Tang, JJ
    PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON COMMUNICATIONS, INTERNET, AND INFORMATION TECHNOLOGY, 2005, : 184 - 187
  • [43] Design Of Context Based Adaptive Variable Length Coding And Deblocking Filter for H.264
    Latha, H. N.
    Lakshmi, Vasantha M.
    Ramachandran, S.
    2ND INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION, CONTROL AND INFORMATION TECHNOLOGY (C3IT-2012), 2012, 4 : 671 - 676
  • [44] Quadruple Filtering Schedule for H.264/AVC Deblocking Filter
    Chen, Kuan-Hung
    Chen, Hsiang-Pin
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 343 - 346
  • [45] Efficient deblocking filter architecture for H.264 video coders
    Lin, Heng-Yao
    Yang, Jwu-Jin
    Liu, Bin-Da
    Yang, Jar-Ferr
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2617 - +
  • [46] Effective parallel processing architecture for deblocking filter in H.264
    Zhao, Yuexi
    Jiang, Anping
    Beijing Daxue Xuebao (Ziran Kexue Ban)/Acta Scientiarum Naturalium Universitatis Pekinensis, 2007, 43 (05): : 649 - 653
  • [47] H.264 Deblocking Speedup
    Lou, Jian
    Jagmohan, Ashish
    He, Dake
    Lu, Ligang
    Sun, Ming-Ting
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2009, 19 (08) : 1178 - 1182
  • [48] A High Speed Deblocking Filter Architecture for H.264/AVC
    Zhou, Jinjia
    Zhou, Dajiang
    He, Xun
    Goto, Satoshi
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 63 - 66
  • [49] An in-place architecture for the deblocking filter in H.264/AVC
    Cheng, Chao-Chung
    Chang, Tian-Sheuan
    Lee, Kun-Bin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (07) : 530 - 534
  • [50] Architecture design for deblocking filter in H.264/JVT/AVC
    Huang, YW
    Chen, TW
    Hsieh, BY
    Wang, TC
    Chang, TH
    Chen, LG
    2003 INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I, PROCEEDINGS, 2003, : 693 - 696