A low power implementation of h.264 adaptive deblocking filter algorithm

被引:0
|
作者
Parlak, Mustafa [1 ]
Hamzaoglu, Ilker [1 ]
机构
[1] Sabanci Univ, Fac Engn & Nat Sci, TR-34956 Istanbul, Turkey
来源
NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS | 2007年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a low power implementation of H.264 adaptive deblocking filter (DBF) algorithm on ARM Versatile/PB926EJ-S Development Board. The DBF hardware is implemented using Verilog HDL. An AHB bus interface is designed and integrated into DBF hardware in order to communicate with ARM processor and SRAM through AHB bus. An efficient memory hierarchy and data transfer scheme is also implemented. The DBF hardware implementation works at 72 MHz in a Xilinx Virtex II FPGA and it can code 30 CIF frames (352x288) per second The power consumption of DBF hardware is analyzed and up to 13% power savings is achieved by applying clock gating and glitch reduction techniques to DBF datapath.
引用
收藏
页码:127 / +
页数:2
相关论文
共 50 条
  • [31] Implemented architecture design of deblocking filter for H.264
    Fang, Jian
    Zhang, Ding
    Xu, Hong
    Wang, Kuang
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2008, 42 (03): : 460 - 465
  • [32] Graph-Based Parallelization Algorithm for Deblocking Filter in H.264/AVC
    Jo, Seongmin
    Song, Yong Ho
    2013 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2013, : 342 - 343
  • [33] A scalable H.264/AVC deblocking filter architecture
    T. Cervero
    A. Otero
    S. López
    E. de la Torre
    G. M. Callicó
    T. Riesgo
    R. Sarmiento
    Journal of Real-Time Image Processing, 2016, 12 : 81 - 105
  • [34] An umplemented architecture of deblocking filter for H.264/AVC
    Sheng, B
    Gao, W
    Wu, D
    ICIP: 2004 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1- 5, 2004, : 665 - 668
  • [35] A Novel Deblocking Filter Architecture for H.264/AVC
    Ayadi, Lella Aicha
    Dammak, Taheni
    Loukil, Hassen
    Benayed, Mohamed Ali
    Masmoudi, Nouri
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2017, 89 (02): : 281 - 292
  • [36] Research on Setting Parameter of Deblocking Filter for H.264
    Wang, Jintao
    Lu, Yongquan
    Qiu, Chu
    Gao, Pengdong
    Fu, Jie
    Yu, Wenhua
    INFORMATION TECHNOLOGY FOR MANUFACTURING SYSTEMS, PTS 1 AND 2, 2010, : 70 - +
  • [37] Parallel processing for deblocking filter in H.264/AVC
    Chen, CM
    Chen, CH
    PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON COMMUNICATIONS, INTERNET, AND INFORMATION TECHNOLOGY, 2005, : 188 - 191
  • [38] Low-complexity high-quality adaptive deblocking filter for H.264/AVC system
    Hsia, Shih-Chang
    Hsu, Wei-Chih
    Lee, Sheng-Chieh
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2012, 27 (07) : 749 - 759
  • [39] A Novel Deblocking Filter Architecture for H.264/AVC
    Lella Aicha Ayadi
    Taheni Dammak
    Hassen Loukil
    Mohamed Ali Benayed
    Nouri Masmoudi
    Journal of Signal Processing Systems, 2017, 89 : 281 - 292
  • [40] A scalable H.264/AVC deblocking filter architecture
    Cervero, T.
    Otero, A.
    Lopez, S.
    de la Torre, E.
    Callico, G. M.
    Riesgo, T.
    Sarmiento, R.
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2016, 12 (01) : 81 - 105