A low power implementation of h.264 adaptive deblocking filter algorithm

被引:0
|
作者
Parlak, Mustafa [1 ]
Hamzaoglu, Ilker [1 ]
机构
[1] Sabanci Univ, Fac Engn & Nat Sci, TR-34956 Istanbul, Turkey
来源
NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS | 2007年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a low power implementation of H.264 adaptive deblocking filter (DBF) algorithm on ARM Versatile/PB926EJ-S Development Board. The DBF hardware is implemented using Verilog HDL. An AHB bus interface is designed and integrated into DBF hardware in order to communicate with ARM processor and SRAM through AHB bus. An efficient memory hierarchy and data transfer scheme is also implemented. The DBF hardware implementation works at 72 MHz in a Xilinx Virtex II FPGA and it can code 30 CIF frames (352x288) per second The power consumption of DBF hardware is analyzed and up to 13% power savings is achieved by applying clock gating and glitch reduction techniques to DBF datapath.
引用
收藏
页码:127 / +
页数:2
相关论文
共 50 条
  • [21] A High Performance H.264 Deblocking Filter
    Rosa, Vagner
    Susin, Altamiro
    Bampi, Sergio
    ADVANCES IN IMAGE AND VIDEO TECHNOLOGY, PROCEEDINGS, 2009, 5414 : 955 - 964
  • [22] A post deblocking filter for H.264 video
    Huang, Yao-Min
    Leou, Jin-Jang
    Cheng, Ming-Hui
    PROCEEDINGS - 16TH INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATIONS AND NETWORKS, VOLS 1-3, 2007, : 1137 - 1142
  • [23] Fast Deblocking Filter Implementation Method and it's architecture for H.264/AVC
    Hayashi, Yoshinori
    Song, Tian
    Koeta, Eiji
    Shimamoto, Takashi
    ECTI-CON 2008: PROCEEDINGS OF THE 2008 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2008, : 465 - +
  • [24] A pipelined hardware implementation of in-loop deblocking filter in H.264/AVC
    Khurana, Gaurav
    Kassim, Ashraf A.
    Chua, Tien Ping
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (02) : 536 - 540
  • [25] Low-power high-throughput deblocking filter architecture for H.264/AVC
    Ta, NamThang
    Youn, JinSeon
    Kim, HuiGon
    Choi, JunRim
    Han, Seung-Soo
    ICECT: 2009 INTERNATIONAL CONFERENCE ON ELECTRONIC COMPUTER TECHNOLOGY, PROCEEDINGS, 2009, : 627 - +
  • [26] An efficient architecture for adaptive deblocking filter of H.264/AVC video coding
    Sima, M
    Zhou, YH
    Zhang, W
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2004, 50 (01) : 292 - 296
  • [27] An effective method of deblocking filter for H.264/AVC
    Chen, Hao
    Hu, Ruimin
    Gao, Yuan
    2007 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES, VOLS 1-3, 2007, : 1092 - 1095
  • [28] Window architecture for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Chen, Chung-Ho
    INTERNATIONAL JOURNAL OF INNOVATIVE COMPUTING INFORMATION AND CONTROL, 2007, 3 (6B): : 1677 - 1695
  • [29] Window architecture for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Zeng, Jian-Ping
    Chen, Chung-Ho
    Yu, Chao-Tang
    Chang, Yu-Pin
    2006 IEEE INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2006, : 338 - +
  • [30] Windows processing for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Chen, Chung-Ho
    Zeng, Jian-Ping
    Hsu, Wan-Chug
    Yu, Chao-Tang
    IECON 2006 - 32ND ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS, VOLS 1-11, 2006, : 3667 - +