Architecture design for deblocking filter in H.264/JVT/AVC

被引:0
|
作者
Huang, YW [1 ]
Chen, TW [1 ]
Hsieh, BY [1 ]
Wang, TC [1 ]
Chang, TH [1 ]
Chen, LG [1 ]
机构
[1] Natl Taiwan Univ, DSP IC Design Lab, Grad Inst Elect Engn, Taipei 10764, Taiwan
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents an efficient VLSI architecture for the deblocking filter in H.264/JVT/AVC. We use an array of 8x4 8-bit shift registers with reconfigurable data path to support both horizontal filtering and vertical filtering on the same circuit (a parallel-in parallel-out reconfigurable FIR filter). Two SRAM modules are carefully organized not only for the storage of current macroblock data and adjacent block data but also for the efficient access of pixels in different blocks. Simulation results show that under 0.25 mum technology, the synthesized logic gate count is only 19.1 K (not including a 9602 SRAM and a 64x32 SRAM) when the maximum frequency is 100 MHz. Our architecture design can easily support real-time deblocking of 720p (1280020) 30Hz video. It is valuable for platform-based design of H.264 codec.
引用
收藏
页码:693 / 696
页数:4
相关论文
共 50 条
  • [1] Window architecture for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Chen, Chung-Ho
    INTERNATIONAL JOURNAL OF INNOVATIVE COMPUTING INFORMATION AND CONTROL, 2007, 3 (6B): : 1677 - 1695
  • [2] Window architecture for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Zeng, Jian-Ping
    Chen, Chung-Ho
    Yu, Chao-Tang
    Chang, Yu-Pin
    2006 IEEE INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2006, : 338 - +
  • [3] A Novel Deblocking Filter Architecture for H.264/AVC
    Ayadi, Lella Aicha
    Dammak, Taheni
    Loukil, Hassen
    Benayed, Mohamed Ali
    Masmoudi, Nouri
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2017, 89 (02): : 281 - 292
  • [4] A scalable H.264/AVC deblocking filter architecture
    T. Cervero
    A. Otero
    S. López
    E. de la Torre
    G. M. Callicó
    T. Riesgo
    R. Sarmiento
    Journal of Real-Time Image Processing, 2016, 12 : 81 - 105
  • [5] An umplemented architecture of deblocking filter for H.264/AVC
    Sheng, B
    Gao, W
    Wu, D
    ICIP: 2004 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1- 5, 2004, : 665 - 668
  • [6] A scalable H.264/AVC deblocking filter architecture
    Cervero, T.
    Otero, A.
    Lopez, S.
    de la Torre, E.
    Callico, G. M.
    Riesgo, T.
    Sarmiento, R.
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2016, 12 (01) : 81 - 105
  • [7] A Novel Deblocking Filter Architecture for H.264/AVC
    Lella Aicha Ayadi
    Taheni Dammak
    Hassen Loukil
    Mohamed Ali Benayed
    Nouri Masmoudi
    Journal of Signal Processing Systems, 2017, 89 : 281 - 292
  • [8] A High Speed Deblocking Filter Architecture for H.264/AVC
    Zhou, Jinjia
    Zhou, Dajiang
    He, Xun
    Goto, Satoshi
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 63 - 66
  • [9] An in-place architecture for the deblocking filter in H.264/AVC
    Cheng, Chao-Chung
    Chang, Tian-Sheuan
    Lee, Kun-Bin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (07) : 530 - 534
  • [10] A performance optimized architecture of deblocking filter in H.264/AVC
    Min, Kyeong-Yuk
    Chong, Jong-Wha
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (04) : 1038 - 1043