Architecture design for deblocking filter in H.264/JVT/AVC

被引:0
|
作者
Huang, YW [1 ]
Chen, TW [1 ]
Hsieh, BY [1 ]
Wang, TC [1 ]
Chang, TH [1 ]
Chen, LG [1 ]
机构
[1] Natl Taiwan Univ, DSP IC Design Lab, Grad Inst Elect Engn, Taipei 10764, Taiwan
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents an efficient VLSI architecture for the deblocking filter in H.264/JVT/AVC. We use an array of 8x4 8-bit shift registers with reconfigurable data path to support both horizontal filtering and vertical filtering on the same circuit (a parallel-in parallel-out reconfigurable FIR filter). Two SRAM modules are carefully organized not only for the storage of current macroblock data and adjacent block data but also for the efficient access of pixels in different blocks. Simulation results show that under 0.25 mum technology, the synthesized logic gate count is only 19.1 K (not including a 9602 SRAM and a 64x32 SRAM) when the maximum frequency is 100 MHz. Our architecture design can easily support real-time deblocking of 720p (1280020) 30Hz video. It is valuable for platform-based design of H.264 codec.
引用
收藏
页码:693 / 696
页数:4
相关论文
共 50 条
  • [41] A NOVEL SCALABLE DEBLOCKING FILTER ARCHITECTURE FOR H.264/AVC AND SVC VIDEO CODECS
    Cervero, T.
    Otero, A.
    Lopez, S.
    De La Torre, E.
    Callico, G.
    Sarmiento, R.
    Riesgo, T.
    2011 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO (ICME), 2011,
  • [42] An efficient double-filter hardware architecture for H.264/AVC deblocking filtering
    Tobajas, Felix
    Callico, Gustavo M.
    Perez, Pedro A.
    de Armas, Valentin
    Sarmiento, Roberto
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2008, 54 (01) : 131 - 139
  • [43] Quadruple Filtering Schedule for H.264/AVC Deblocking Filter
    Chen, Kuan-Hung
    Chen, Hsiang-Pin
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 343 - 346
  • [44] A high performance 5 stage pipeline architecture for the H.264/AVC deblocking filter
    Kefalas, N.
    Theodoridis, G.
    INTEGRATION-THE VLSI JOURNAL, 2015, 49 : 65 - 77
  • [45] A SCALABLE H.264/AVC DEBLOCKING FILTER ARCHITECTURE USING DYNAMIC PARTIAL RECONFIGURATION
    Khraisha, Rakan
    Lee, Jooheung
    2010 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, 2010, : 1566 - 1569
  • [46] A New Pipelined Architecture of an H.264/MPEG-4 AVC Deblocking Filter
    Husemann, Ronaldo
    Susin, Altamiro Amadeu
    Roesler, Valter
    SBCCI 2008: 21ST SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2008, : 222 - 227
  • [47] Alternative processing order with efficient architecture for adaptive deblocking filter in H.264/AVC
    Chen, CM
    Chen, CH
    Zeng, JP
    Chang, YP
    Tang, JJ
    PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON COMMUNICATIONS, INTERNET, AND INFORMATION TECHNOLOGY, 2005, : 184 - 187
  • [48] Efficient deblocking filter architecture for high-resolution applications of H.264/AVC
    Akita, Tomohiro
    Hirai, Naoyuki
    Song, Tian
    Shimamoto, Takashi
    ICIC Express Letters, 2010, 4 (05): : 1709 - 1715
  • [49] High Performance Adaptive Deblocking Filter for H.264/AVC
    Paul, Anand
    IETE TECHNICAL REVIEW, 2013, 30 (02) : 157 - 161
  • [50] FAST DEBLOCKING FILTER IMPLEMENTATION METHOD FOR H.264/AVC
    Song, Tian
    Hayashi, Yoshinori
    Shimamoto, Takashi
    INTERNATIONAL JOURNAL OF INNOVATIVE COMPUTING INFORMATION AND CONTROL, 2009, 5 (11A): : 3983 - 3993