Architecture design for deblocking filter in H.264/JVT/AVC

被引:0
|
作者
Huang, YW [1 ]
Chen, TW [1 ]
Hsieh, BY [1 ]
Wang, TC [1 ]
Chang, TH [1 ]
Chen, LG [1 ]
机构
[1] Natl Taiwan Univ, DSP IC Design Lab, Grad Inst Elect Engn, Taipei 10764, Taiwan
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents an efficient VLSI architecture for the deblocking filter in H.264/JVT/AVC. We use an array of 8x4 8-bit shift registers with reconfigurable data path to support both horizontal filtering and vertical filtering on the same circuit (a parallel-in parallel-out reconfigurable FIR filter). Two SRAM modules are carefully organized not only for the storage of current macroblock data and adjacent block data but also for the efficient access of pixels in different blocks. Simulation results show that under 0.25 mum technology, the synthesized logic gate count is only 19.1 K (not including a 9602 SRAM and a 64x32 SRAM) when the maximum frequency is 100 MHz. Our architecture design can easily support real-time deblocking of 720p (1280020) 30Hz video. It is valuable for platform-based design of H.264 codec.
引用
收藏
页码:693 / 696
页数:4
相关论文
共 50 条
  • [31] Parallel processing for deblocking filter in H.264/AVC
    Chen, CM
    Chen, CH
    PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON COMMUNICATIONS, INTERNET, AND INFORMATION TECHNOLOGY, 2005, : 188 - 191
  • [32] Fast Deblocking Filter Implementation Method and it's architecture for H.264/AVC
    Hayashi, Yoshinori
    Song, Tian
    Koeta, Eiji
    Shimamoto, Takashi
    ECTI-CON 2008: PROCEEDINGS OF THE 2008 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2008, : 465 - +
  • [33] A high throughput and data reuse architecture for H.264/AVC deblocking filter
    Chao, Yi-Chih
    Lin, Ji-Kun
    Yang, Jar-Ferr
    Liu, Bin-Da
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1260 - +
  • [34] A high-performance pipeline architecture for deblocking filter of H.264/AVC
    Chen, YanLing
    Huang, Liang
    Peng, Xiaoming
    Cao, Xixin
    IC-BNMT 2007: PROCEEDINGS OF 2007 INTERNATIONAL CONFERENCE ON BROADBAND NETWORK & MULTIMEDIA TECHNOLOGY, 2007, : 63 - 66
  • [35] An hardware efficient deblocking filter for H.264/AVC
    Cheng, CC
    Chang, TS
    ICCE: 2005 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2005, : 235 - 236
  • [36] An efficient architecture for adaptive deblocking filter of H.264/AVC video coding
    Sima, M
    Zhou, YH
    Zhang, W
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2004, 50 (01) : 292 - 296
  • [37] An efficient architecture of deblocking filter with high frame rate for H.264/AVC
    Lim, Yo-Han
    Min, Kyeong-Yuk
    Chong, Jong-Wha
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2006, 21 (07) : 599 - 607
  • [38] A Fast-Deblocking Boundary-strength Based Architecture Design of Deblocking Filter in H.264/AVC Applications
    Chun-Lung Hsu
    Yu-Sheng Huang
    Journal of Signal Processing Systems, 2008, 52 : 211 - 229
  • [39] A fast-deblocking boundary-strength based architecture design of deblocking filter in H.264/AVC applications
    Hsu, Chun-Lung
    Huang, Yu-Sheng
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 52 (03): : 211 - 229
  • [40] A Dual-Mode Deblocking Filter Design for HEVC and H.264/AVC
    Li, Muchen
    Zhou, Jinjia
    Zhou, Dajiang
    Peng, Xiao
    Goto, Satoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (06) : 1366 - 1375