A Fast-Deblocking Boundary-strength Based Architecture Design of Deblocking Filter in H.264/AVC Applications

被引:0
|
作者
Chun-Lung Hsu
Yu-Sheng Huang
机构
[1] National Dong Hwa University,Department of Electrical Engineering
来源
关键词
deblocking filter; H.264/AVC; FDBS; PSNR; bit-rate;
D O I
暂无
中图分类号
学科分类号
摘要
This work presents an efficient architecture design for deblocking filter in H.264/AVC using a novel fast-deblocking boundary-strength (FDBS) technique. Based on the FDBS technique, the proposed architecture divides the deblocking process into three filtering modes, namely offset-based, standard-based and diagonal-based filtering modes, to reduce the blocking artifact and improve the video quality in H.264/AVC. The proposed architecture is designed in Verilog HDL, simulated with Quartus II and synthesized using 0.18 μm CMOS cells library with the Synopsys Design Compiler. Simulation results demonstrate good performance in PSNR improvement and bit-rate reduction. Additionally, verification results through physical chip design reveal that the proposed architecture design can support 1,280 × 720@30 Hz processing throughput while clocking at 100 MHz. Comparisons with other studies show the excellent properties of the proposed architecture in terms of gate count, memory size and clock-cycle/macroblock.
引用
收藏
页码:211 / 229
页数:18
相关论文
共 50 条
  • [1] A fast-deblocking boundary-strength based architecture design of deblocking filter in H.264/AVC applications
    Hsu, Chun-Lung
    Huang, Yu-Sheng
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 52 (03): : 211 - 229
  • [2] Architecture design for deblocking filter in H.264/JVT/AVC
    Huang, YW
    Chen, TW
    Hsieh, BY
    Wang, TC
    Chang, TH
    Chen, LG
    2003 INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I, PROCEEDINGS, 2003, : 693 - 696
  • [3] Window architecture for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Chen, Chung-Ho
    INTERNATIONAL JOURNAL OF INNOVATIVE COMPUTING INFORMATION AND CONTROL, 2007, 3 (6B): : 1677 - 1695
  • [4] Window architecture for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Zeng, Jian-Ping
    Chen, Chung-Ho
    Yu, Chao-Tang
    Chang, Yu-Pin
    2006 IEEE INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2006, : 338 - +
  • [5] A Novel Deblocking Filter Architecture for H.264/AVC
    Ayadi, Lella Aicha
    Dammak, Taheni
    Loukil, Hassen
    Benayed, Mohamed Ali
    Masmoudi, Nouri
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2017, 89 (02): : 281 - 292
  • [6] A scalable H.264/AVC deblocking filter architecture
    T. Cervero
    A. Otero
    S. López
    E. de la Torre
    G. M. Callicó
    T. Riesgo
    R. Sarmiento
    Journal of Real-Time Image Processing, 2016, 12 : 81 - 105
  • [7] An umplemented architecture of deblocking filter for H.264/AVC
    Sheng, B
    Gao, W
    Wu, D
    ICIP: 2004 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1- 5, 2004, : 665 - 668
  • [8] A scalable H.264/AVC deblocking filter architecture
    Cervero, T.
    Otero, A.
    Lopez, S.
    de la Torre, E.
    Callico, G. M.
    Riesgo, T.
    Sarmiento, R.
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2016, 12 (01) : 81 - 105
  • [9] A Novel Deblocking Filter Architecture for H.264/AVC
    Lella Aicha Ayadi
    Taheni Dammak
    Hassen Loukil
    Mohamed Ali Benayed
    Nouri Masmoudi
    Journal of Signal Processing Systems, 2017, 89 : 281 - 292
  • [10] Fast Deblocking Filter Implementation Method and it's architecture for H.264/AVC
    Hayashi, Yoshinori
    Song, Tian
    Koeta, Eiji
    Shimamoto, Takashi
    ECTI-CON 2008: PROCEEDINGS OF THE 2008 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2008, : 465 - +