A 10-Gb/s OEIC with Meshed Spatially-Modulated Photo Detector in 0.18-μm CMOS Technology

被引:69
|
作者
Huang, Shih-Hao [1 ]
Chen, Wei-Zen [1 ]
Chang, Yu-Wei [1 ]
Huang, Yang-Tung [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 30010, Taiwan
关键词
Optical receiver; optoelectronic integrated circuit (OEIC); spatially-modulated photo detector (SMPD); transimpedance amplifier (TIA); limiting amplifier (LA); ANALOG FRONT-END; OPTICAL RECEIVER; STANDARD CMOS; AMPLIFIER; COMMUNICATION;
D O I
10.1109/JSSC.2011.2116430
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the design of a 10-Gb/s fully integrated CMOS optical receiver, which consists of a novel spatially-modulated photo detector (SMPD), a low-noise trans-impedance amplifier (TIA), and a post-limiting amplifier on a single chip. The bandwidth of proposed meshed SMPD can be boosted up to 6.9 GHz under a reverse-biased voltage of 14.2 V. The measured responsivity of the meshed SMPD is 29 mA/W as illuminated by 850-nm light source. To compensate the relatively low responsivity of on-chip CMOS photo detector (PD), a high-gain TIA with nested feedback and shunt peaking is proposed to achieve low-noise operation. The optical receiver is capable of delivering 25-k Omega conversion gain when driving 50-Omega output loads. For a PRBS test pattern of 2(7)-1, the 10-Gb/s optoelectronic integrated circuit (OEIC) has optical sensitivity of -6 dBm at a bit-error rate (BER) of 10(-11). Implemented in a generic 0.18-mu m CMOS technology, the chip area is 0.95 mm by 0.8 mm. The trans-impedance amplifier, post amplifier, and output buffer respectively drain 38 mW, 80 mW, and 27 mW from the 1.8-V supply.
引用
收藏
页码:1158 / 1169
页数:12
相关论文
共 50 条
  • [41] Fully integrated single photon avalanche diode detector in standard CMOS 0.18-μm technology
    Faramarzpour, Naser
    Deen, M. Jarnal
    Shirani, Shahram
    Fang, Qiyin
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (03) : 760 - 767
  • [42] Design of a 12-channel 120-Gb/s optical receiver array in 0.18-μm CMOS technology
    Oh, W. S.
    Park, K.
    Choi, J. C.
    Kim, C. J.
    Lee, S. I.
    Moon, J. K.
    DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2008, : 71 - +
  • [43] 10-Gb/s 1:4 demultiplexer in 0.25 μm CMOS
    Tian, L
    Wang, ZG
    Chen, HT
    Xie, TT
    Lu, JH
    Tao, R
    Dong, Y
    Xie, SZ
    FIBER OPTICS AND OPTOELECTRONICS FOR NETWORK APPLICATIONS, 2001, 4603 : 121 - 124
  • [44] 0.18 μm CMOS preamplifier for 10 Gb/s optical receiver
    Huang, Qian
    Feng, Jun
    Dianzi Qijian/Journal of Electron Devices, 2006, 29 (01): : 29 - 32
  • [45] 10 Gb/s 0.18μm CMOS时钟恢复芯片
    袁晟
    冯军
    王骏峰
    王志功
    电子器件, 2003, (04) : 434 - 437
  • [46] A reconfigurable 0.18-μm CMOS equalizer IC with an improved tunable delay-line for 10-Gb/sec backplane serial I/O links
    Bien, Franklin
    Kim, Hyoungsoo
    Hur, Youngsik
    Maeng, Moonkyun
    Gebara, Edward
    Laskar, Joy
    2006 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-5, 2006, : 490 - 493
  • [47] A fully on-chip 10Gb/s CDR in a standard 0.18 μm CMOS technology
    Li, Jinghua
    Silva-Martinez, Jose
    2007 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2007, : 237 - +
  • [48] 10Gb/s limiting amplifier and laser/modulator driver in 0.18μm CMOS technology
    Galal, S
    Razavi, B
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 188 - +
  • [49] A 20-Gb/s 2-to-1 MUX and a 40-GHz VCO in 0.18-μm CMOS technology
    Lee, J
    Ding, JY
    Cheng, TY
    2005 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2005, : 136 - 139
  • [50] High Linearity Transimpedance Amplifier in 0.18-μm CMOS Technology for 20-Gb/s PAM-4 Receivers
    Peng, Chih-Chen
    Jou, Jau-Ji
    Shih, Tien-Tsorng
    Chiu, Chien-Liang
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 182 - 183