A 10-Gb/s OEIC with Meshed Spatially-Modulated Photo Detector in 0.18-μm CMOS Technology

被引:69
|
作者
Huang, Shih-Hao [1 ]
Chen, Wei-Zen [1 ]
Chang, Yu-Wei [1 ]
Huang, Yang-Tung [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 30010, Taiwan
关键词
Optical receiver; optoelectronic integrated circuit (OEIC); spatially-modulated photo detector (SMPD); transimpedance amplifier (TIA); limiting amplifier (LA); ANALOG FRONT-END; OPTICAL RECEIVER; STANDARD CMOS; AMPLIFIER; COMMUNICATION;
D O I
10.1109/JSSC.2011.2116430
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the design of a 10-Gb/s fully integrated CMOS optical receiver, which consists of a novel spatially-modulated photo detector (SMPD), a low-noise trans-impedance amplifier (TIA), and a post-limiting amplifier on a single chip. The bandwidth of proposed meshed SMPD can be boosted up to 6.9 GHz under a reverse-biased voltage of 14.2 V. The measured responsivity of the meshed SMPD is 29 mA/W as illuminated by 850-nm light source. To compensate the relatively low responsivity of on-chip CMOS photo detector (PD), a high-gain TIA with nested feedback and shunt peaking is proposed to achieve low-noise operation. The optical receiver is capable of delivering 25-k Omega conversion gain when driving 50-Omega output loads. For a PRBS test pattern of 2(7)-1, the 10-Gb/s optoelectronic integrated circuit (OEIC) has optical sensitivity of -6 dBm at a bit-error rate (BER) of 10(-11). Implemented in a generic 0.18-mu m CMOS technology, the chip area is 0.95 mm by 0.8 mm. The trans-impedance amplifier, post amplifier, and output buffer respectively drain 38 mW, 80 mW, and 27 mW from the 1.8-V supply.
引用
收藏
页码:1158 / 1169
页数:12
相关论文
共 50 条
  • [21] 40-Gb/s amplifier and ESD protection circuit in 0.18-μm CMOS technology
    Galal, S
    Razavi, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (12) : 2389 - 2396
  • [22] Design of a 10-Gb/s 0.18 μm CMOS multiplexer with the integrated clock generation circuit
    Institute of RF- and OE-ICs of Southeast University, Nanjing 210096, China
    不详
    Gaojishu Tongxin, 5 (523-530):
  • [23] Backplane equalization comparison for 10-gb/s data communication with 0.25-μm SiGeBiCMOS and 0.18-μm CMOS feed-forward equalizers
    Kim, H. S.
    Raghavan, A.
    Gebaral, E.
    Laskarl, J.
    2007 EUROPEAN CONFERENCE ON WIRELESS TECHNOLOGIES, 2007, : 40 - 43
  • [24] A 40-Gb/s clock and data recovery circuit in 0.18-μm CMOS technology
    Lee, J
    Razavi, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) : 2181 - 2190
  • [25] Backplane equalization comparison for 10-Gb/s data communication with 0.25-μm SiGeBiCMOS and 0.18-μm CMOS feed-forward equalizers
    Kim, H. S.
    Raghavan, A.
    Gebara, E.
    Laskar, J.
    2007 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, VOLS 1 AND 2, 2007, : 587 - 590
  • [26] An Inductorless Transimpedance Amplifier Design for 10 Gb/s Optical Communication using 0.18-μm CMOS
    Samuel, Lee Bai Song
    Sern, Tan Yung
    Kumar, Thangarasu Bharatha
    Seng, Yeo Kiat
    Li Zhichao
    Yu Xiaopeng
    2016 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2016,
  • [27] A 15-Gb/s 2:1 multiplexer in 0.18-μm CMOS
    Chien, Jun-Chau
    Lu, Liang-Hung
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2006, 16 (10) : 558 - 560
  • [28] A 20-Gb/s 1:2 demultiplexer in 0.18-μm CMOS
    张长春
    王志功
    施思
    李伟
    半导体学报, 2009, 30 (05) : 91 - 95
  • [29] 20-Gb/s 1:2 demultiplexer in 0.18-μm CMOS
    Zhang, Chang-Chun
    Wang, Zhi-Gong
    2008 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, VOLS 1-4, 2008, : 1419 - 1422
  • [30] 20-Gb/s 1:2 demultiplexer in 0.18-μm CMOS
    Institute of RF- and OE-ICs, Southeast University, Nanjing 210096, China
    J. Semicond., 2009, 5 (055007-1-055007-5):