A 10-Gb/s OEIC with Meshed Spatially-Modulated Photo Detector in 0.18-μm CMOS Technology

被引:69
|
作者
Huang, Shih-Hao [1 ]
Chen, Wei-Zen [1 ]
Chang, Yu-Wei [1 ]
Huang, Yang-Tung [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 30010, Taiwan
关键词
Optical receiver; optoelectronic integrated circuit (OEIC); spatially-modulated photo detector (SMPD); transimpedance amplifier (TIA); limiting amplifier (LA); ANALOG FRONT-END; OPTICAL RECEIVER; STANDARD CMOS; AMPLIFIER; COMMUNICATION;
D O I
10.1109/JSSC.2011.2116430
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the design of a 10-Gb/s fully integrated CMOS optical receiver, which consists of a novel spatially-modulated photo detector (SMPD), a low-noise trans-impedance amplifier (TIA), and a post-limiting amplifier on a single chip. The bandwidth of proposed meshed SMPD can be boosted up to 6.9 GHz under a reverse-biased voltage of 14.2 V. The measured responsivity of the meshed SMPD is 29 mA/W as illuminated by 850-nm light source. To compensate the relatively low responsivity of on-chip CMOS photo detector (PD), a high-gain TIA with nested feedback and shunt peaking is proposed to achieve low-noise operation. The optical receiver is capable of delivering 25-k Omega conversion gain when driving 50-Omega output loads. For a PRBS test pattern of 2(7)-1, the 10-Gb/s optoelectronic integrated circuit (OEIC) has optical sensitivity of -6 dBm at a bit-error rate (BER) of 10(-11). Implemented in a generic 0.18-mu m CMOS technology, the chip area is 0.95 mm by 0.8 mm. The trans-impedance amplifier, post amplifier, and output buffer respectively drain 38 mW, 80 mW, and 27 mW from the 1.8-V supply.
引用
收藏
页码:1158 / 1169
页数:12
相关论文
共 50 条
  • [31] 5-Gb/s 0.18-μm CMOS clock recovery circuit
    Qiu, YH
    Wang, ZG
    Xu, Y
    Ding, JF
    Zhu, E
    Xiong, MZ
    PROCEEDINGS OF 2005 IEEE INTERNATIONAL WORKSHOP ON VLSI DESIGN AND VIDEO TECHNOLOGY, 2005, : 21 - 23
  • [32] A 10 Gb/s combined equalizer in 0.18 μm CMOS technology for backplane communication
    Zhang, Mingke
    Hu, Qingsheng
    High Technology Letters, 2015, 21 (02): : 205 - 211
  • [33] 10-Gb/s 850-nm CMOS OEIC Receiver with a Silicon Avalanche Photodetector
    Youn, Jin-Sung
    Lee, Myung-Jae
    Park, Kang-Yeob
    Choi, Woo-Young
    IEEE JOURNAL OF QUANTUM ELECTRONICS, 2012, 48 (02) : 229 - 236
  • [34] 10 Gb/s 0.18 μm CMOS transceiver IC
    Lei, Kai
    Miao, Yu
    Feng, Jun
    Wang, Zhi-Gong
    Bandaoti Guangdian/Semiconductor Optoelectronics, 2005, 26 (04): : 350 - 352
  • [35] An X-band Microwave Thermoelectric Power Detector in 0.18-μm CMOS Technology
    Li, Jian-hua
    Liao, Xiaoping
    2022 IEEE SENSORS, 2022,
  • [36] 2-Gb/s 1:16 demultiplexer in 0.18-μm CMOS Process
    Tang, X. S.
    Wang, X. J.
    Zhang, S. Y.
    Chi, Y. S.
    Jiang, N.
    Huang, F. Y.
    2008 GLOBAL SYMPOSIUM ON MILLIMETER WAVES, 2008, : 98 - +
  • [37] A 10-Gb/sec unclocked current-mode logic (CML) analog decision-feedback equalizer (ADFE) in 0.18-μm CMOS
    Chandramouli, Soumya
    Bien, Franklin
    Kim, Hyoungsoo
    Gebara, Edward
    Laskar, Joy
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 512 - 515
  • [38] A 2-Gb/s 16:1 multiplexer in 0.18-μm CMOS process
    Tang, X.
    Wang, X. J.
    Zhang, S. Y.
    Chi, Y. S.
    Jiang, N.
    Huang, F. Y.
    2008 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, VOLS 1-4, 2008, : 868 - +
  • [39] A 10 Gb/s equalizer in 0.18μm CMOS technology for high-speed SerDes
    Zhang, Mingke
    Hu, Qingsheng
    International Journal of Control and Automation, 2014, 7 (11): : 299 - 302
  • [40] A 10Gb/s combined equalizer in 0.18μm CMOS technology for backplane communication
    张明科
    Hu Qingsheng
    HighTechnologyLetters, 2015, 21 (02) : 205 - 211