Low-power dual-edge triggered state-retention scan flip-flop

被引:7
|
作者
Karimiyan, H. [1 ]
Sayedi, S. M. [1 ]
Saidi, H. [1 ]
机构
[1] Isfahan Univ Technol, ECE, Esfahan 8415483111, Iran
来源
关键词
HIGH-PERFORMANCE; STORAGE ELEMENTS; CLOCKING; CIRCUIT; DESIGN;
D O I
10.1049/iet-cdt.2009.0059
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This study presents a dual-edge triggered static scanable flip-flop suitable for low-power applications. The proposed circuit deploys reduced swing-clock and swing-data to manage dynamic power. Furthermore, it employs clock- and power-gating during idle mode to eliminate dynamic power and reduce static power, while retaining its state. The static structure of the circuit makes it feasible to be used in variable frequency power control designs. HSPICE post-layout simulation conducted for 90 nm complementary metal-oxide semiconductor technology indicates that in addition to state retention and test capability, the proposed design, in terms of power-delay product, device count and leakage power is comparable to other high-performance flip-flops.
引用
收藏
页码:410 / 419
页数:10
相关论文
共 50 条
  • [41] An ultra low-power output feedback flip-flop
    Phyu, MW
    Goh, WL
    Yeo, KS
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 341 - 344
  • [42] DOUBLE-EDGE TRIGGERED FLIP-FLOP
    ALDWORTH, CP
    ELECTRONIC ENGINEERING, 1985, 57 (703): : 36 - 36
  • [43] A Compact Low-Power Data Retention Flip-Flop with Easy-Sleep Mode
    Jiao, Hailong
    Zhang, Zhanliang
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [44] Anti-Interference Low-Power Double-Edge Triggered Flip-Flop Based on C-Elements
    Zhengfeng Huang
    Xiao Yang
    Tai Song
    Haochen Qi
    Yiming Ouyang
    Tianming Ni
    Qi Xu
    Tsinghua Science and Technology, 2022, 27 (01) : 1 - 12
  • [45] A novel static Dual edge-trigger flip-flop for high-frequency low-power application
    Ling, Goh Wang
    Yeo, Kiat Seng
    Wenle, Zhang
    Gee, Lim Hoe
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 208 - 211
  • [46] A low-power edge-triggered and logic-embedded flip-flop using complementary pass transistor circuit
    Park, KT
    Mizukusa, T
    Won, HS
    Kurino, H
    Koyanagi, M
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (04) : 640 - 644
  • [47] Anti-Interference Low-Power Double-Edge Triggered Flip-Flop Based on C-Elements
    Huang, Zhengfeng
    Yang, Xiao
    Song, Tai
    Qi, Haochen
    Ouyang, Yiming
    Ni, Tianming
    Xu, Qi
    TSINGHUA SCIENCE AND TECHNOLOGY, 2022, 27 (01) : 1 - 12
  • [48] A Novel Modified Low Power Pulse Triggered Flip-Flop
    Samal, Lopamudra
    Sahoo, Sauvagya Ranjan
    Samal, Chiranjibi
    2017 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2017, : 482 - 488
  • [49] Dual-edge triggered storage elements and clocking strategy for low-power systems
    Nedovic, N
    Oklobdzija, VG
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (05) : 577 - 590
  • [50] A high-speed low-power D flip-flop
    Chandrasekaran, R
    Lian, Y
    Rana, RS
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 152 - 155