Low-power dual-edge triggered state-retention scan flip-flop

被引:7
|
作者
Karimiyan, H. [1 ]
Sayedi, S. M. [1 ]
Saidi, H. [1 ]
机构
[1] Isfahan Univ Technol, ECE, Esfahan 8415483111, Iran
来源
关键词
HIGH-PERFORMANCE; STORAGE ELEMENTS; CLOCKING; CIRCUIT; DESIGN;
D O I
10.1049/iet-cdt.2009.0059
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This study presents a dual-edge triggered static scanable flip-flop suitable for low-power applications. The proposed circuit deploys reduced swing-clock and swing-data to manage dynamic power. Furthermore, it employs clock- and power-gating during idle mode to eliminate dynamic power and reduce static power, while retaining its state. The static structure of the circuit makes it feasible to be used in variable frequency power control designs. HSPICE post-layout simulation conducted for 90 nm complementary metal-oxide semiconductor technology indicates that in addition to state retention and test capability, the proposed design, in terms of power-delay product, device count and leakage power is comparable to other high-performance flip-flops.
引用
收藏
页码:410 / 419
页数:10
相关论文
共 50 条
  • [31] Low-power explicit-pulsed triggered flip-flop with robust output
    Wu, Xue-Xiang
    Shen, Ji-Zhong
    ELECTRONICS LETTERS, 2012, 48 (24) : 1523 - 1524
  • [32] Design and Implementation of Enhanced Edge Triggered Flip-Flop for Low Power Dissipation
    Mathiazhagan, V.
    Ananthamoorthy, N. P.
    Venkatesh, C.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2022, 17 (09) : 1261 - 1273
  • [33] Modified Scan Flip-Flop for Low Power Testing
    Mishra, Amit
    Sinha, Nidhi
    Satdev
    Singh, Virendra
    Chakravarty, Sreejit
    Singh, Adit D.
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 367 - 370
  • [34] A General Structure and High-Performance Dual-Edge Triggered Level Converting Flip-Flop Based on BiCMOS
    Zhao, Xianghong
    Zhao, Jieyu
    Cai, WeiMing
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2020, 15 (01) : 136 - 141
  • [35] Design of double edge-triggered flip-flop for low-power educational environment (Publication with Expression of Concern)
    Punitha, L.
    Devi, Krishnasamy Nirmala
    Jose, Deepa
    Sundararajan, J.
    INTERNATIONAL JOURNAL OF ELECTRICAL ENGINEERING EDUCATION, 2019, 60 (2_suppl) : 20 - 34
  • [36] Low-power and area-efficient 9-transistor double-edge triggered flip-flop
    Muthukumar, S.
    Choi, GoangSeog
    IEICE ELECTRONICS EXPRESS, 2013, 10 (18):
  • [37] FGMOS flip-flop for low-power signal processing
    Cisneros-Sinencio, Luis F.
    Diaz-Sanchez, Alejandro
    Ramirez-Angulo, Jaime
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (12) : 1683 - 1689
  • [38] DOUBLE-EDGE TRIGGERED FLIP-FLOP
    GHALLEY, JS
    ELECTRONIC ENGINEERING, 1985, 57 (705): : 16 - 16
  • [39] Design of a Low-Power Pulse-Triggered Flip-Flop with Conditional Clock Technique
    Xiang, Guang-Ping
    Shen, Ji-Zhong
    Wu, Xue-Xiang
    Geng, Liang
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 121 - 124
  • [40] Low power double edge-triggered flip-flop using one latch
    Strollo, AGM
    Napoli, E
    Cimino, C
    ELECTRONICS LETTERS, 1999, 35 (03) : 187 - 188