Low-power dual-edge triggered state-retention scan flip-flop

被引:7
|
作者
Karimiyan, H. [1 ]
Sayedi, S. M. [1 ]
Saidi, H. [1 ]
机构
[1] Isfahan Univ Technol, ECE, Esfahan 8415483111, Iran
来源
关键词
HIGH-PERFORMANCE; STORAGE ELEMENTS; CLOCKING; CIRCUIT; DESIGN;
D O I
10.1049/iet-cdt.2009.0059
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This study presents a dual-edge triggered static scanable flip-flop suitable for low-power applications. The proposed circuit deploys reduced swing-clock and swing-data to manage dynamic power. Furthermore, it employs clock- and power-gating during idle mode to eliminate dynamic power and reduce static power, while retaining its state. The static structure of the circuit makes it feasible to be used in variable frequency power control designs. HSPICE post-layout simulation conducted for 90 nm complementary metal-oxide semiconductor technology indicates that in addition to state retention and test capability, the proposed design, in terms of power-delay product, device count and leakage power is comparable to other high-performance flip-flops.
引用
收藏
页码:410 / 419
页数:10
相关论文
共 50 条
  • [21] Low-power Design of Double Edge-triggered Static SOI D Flip-flop
    Xing, Wan
    Song, Jia
    Gang, Du
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 189 - 194
  • [22] A New Structure of Low-Power and Low-Voltage Double-Edge Triggered Flip-Flop
    Parsa, Maryam
    Aleshams, Mahmoud
    Imanieh, Mohsen
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENERGY CONVERSION TECHNOLOGIES (ICAECT): INTELLIGENT ENERGY MANAGEMENT: TECHNOLOGIES AND CHALLENGES, 2014, : 118 - 124
  • [23] A low-power static dual edge-triggered flip-flop using an output-controlled discharge configuration
    Phyu, MW
    Goh, WL
    Yeo, KS
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2429 - 2432
  • [24] Dual-edge triggered T flip-flop structure using quantum-dot cellular automata
    Xiao, Linrong
    Xu, Xiang
    Ying, Shiyang
    NANOTECHNOLOGY AND PRECISION ENGINEERING, PTS 1 AND 2, 2013, 662 : 562 - +
  • [25] Dual-edge triggered JK flip-flop with comprehensive analysis in quantum-dot cellular automata
    Zhang, Yongqiang
    Xie, Guangjun
    Lv, Hongjun
    JOURNAL OF ENGINEERING-JOE, 2018, (07): : 354 - 359
  • [26] Power-efficient dual-edge implicit pulse-triggered flip-flop with an embedded clock-gating scheme
    Liang GENG
    Ji-zhong SHEN
    Cong-yuan XU
    Frontiers of Information Technology & Electronic Engineering, 2016, 17 (09) : 962 - 972
  • [27] Dynamic state-retention flip-flop for fine-grained power gating with small design and power overhead
    Henzler, Stephan
    Georgakos, Georg
    Eireiner, Matthias
    Nirschl, Thomas
    Pacha, Christian
    Berthold, Joerg
    Schmitt-Landsiedel, Doris
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (07) : 1654 - 1661
  • [28] A Bypassable Scan Flip-Flop for Low Power Testing With Data Retention Capability
    Cao, Xugang
    Jiao, Hailong
    Marinissen, Erik Jan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (02) : 554 - 558
  • [29] Power-efficient dual-edge implicit pulse-triggered flip-flop with an embedded clock-gating scheme
    Liang Geng
    Ji-zhong Shen
    Cong-yuan Xu
    Frontiers of Information Technology & Electronic Engineering, 2016, 17 : 962 - 972
  • [30] Power-efficient dual-edge implicit pulse-triggered flip-flop with an embedded clock-gating scheme
    Geng, Liang
    Shen, Ji-zhong
    Xu, Cong-yuan
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2016, 17 (09) : 962 - 972