Anti-Interference Low-Power Double-Edge Triggered Flip-Flop Based on C-Elements

被引:0
|
作者
Zhengfeng Huang [1 ]
Xiao Yang [1 ]
Tai Song [1 ]
Haochen Qi [1 ]
Yiming Ouyang [2 ]
Tianming Ni [3 ]
Qi Xu [1 ]
机构
[1] School of Electronic Science and Applied Physics, Hefei University of Technology
[2] School of Computer and Information, Hefei University of Technology
[3] School of Electrical Engineering, Anhui Polytechnic University
基金
中国国家自然科学基金;
关键词
Double-Edge Triggered Flip-Flop(DETFF); glitch; low-power; C-element;
D O I
暂无
中图分类号
TN783 [触发器];
学科分类号
摘要
When the input signal has been interfered and glitches occur, the power consumption of Double-Edge Triggered Flip-Flops(DETFFs) will significantly increase. To effectively reduce the power consumption, this paper presents an anti-interference low-power DETFF based on C-elements. The improved C-element is used in this DETFF, which effectively blocks the glitches in the input signal, prevents redundant transitions inside the DETFF,and reduces the charge and discharge frequencies of the transistor. The C-element has also added pull-up and pull-down paths, reducing its latency. Compared with other existing DETFFs, the DETFF proposed in this paper only flips once on the clock edge, which greatly reduces the redundant transitions caused by glitches and effectively reduces power consumption. This paper uses HSPICE to simulate the proposed DETFF and other 10 DETFFs.The findings show that compared with the other 10 types of DETFFs, the proposed DETFF has achieved large performance indexes in the total power consumption, total power consumption with glitches, delays, and power delay product. A detailed analysis of variance indicates that the proposed DETFF features less sensitivity to process,voltage, temperature, and Negative Bias Temperature Instability(NBTI)-induced aging variations.
引用
收藏
页码:1 / 12
页数:12
相关论文
共 50 条
  • [1] Anti-Interference Low-Power Double-Edge Triggered Flip-Flop Based on C-Elements
    Huang, Zhengfeng
    Yang, Xiao
    Song, Tai
    Qi, Haochen
    Ouyang, Yiming
    Ni, Tianming
    Xu, Qi
    TSINGHUA SCIENCE AND TECHNOLOGY, 2022, 27 (01) : 1 - 12
  • [2] Low-Power Anti-Glitch Double-Edge Triggered Flip-Flop Based on Robust C-Elements
    Huang, Zhengfeng
    Zhong, Wanshu
    Duan, Lanxi
    Zhang, Yue
    Liang, Huaguo
    Wang, Jianan
    Song, Tai
    Lu, Yingchun
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (13)
  • [3] Design of low-power double-edge triggered flip-flop
    Yu, CC
    Chin, PY
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 126 - 127
  • [4] Low-power clock branch sharing double-edge triggered flip-flop
    Zhao, Peiyi
    McNeely, Jason
    Golconda, Pradeep
    Bayoumi, Magdy A.
    Barcenas, Robert A.
    Kuang, Weidong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (03) : 338 - 345
  • [5] A novel CMOS double-edge triggered flip-flop for low-power applications
    Sung, YY
    Chang, RC
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 665 - 668
  • [6] DOUBLE-EDGE TRIGGERED FLIP-FLOP
    GHALLEY, JS
    ELECTRONIC ENGINEERING, 1985, 57 (705): : 16 - 16
  • [7] DOUBLE-EDGE TRIGGERED FLIP-FLOP
    ALDWORTH, CP
    ELECTRONIC ENGINEERING, 1985, 57 (703): : 36 - 36
  • [8] A New Structure of Low-Power and Low-Voltage Double-Edge Triggered Flip-Flop
    Parsa, Maryam
    Aleshams, Mahmoud
    Imanieh, Mohsen
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENERGY CONVERSION TECHNOLOGIES (ICAECT): INTELLIGENT ENERGY MANAGEMENT: TECHNOLOGIES AND CHALLENGES, 2014, : 118 - 124
  • [9] Low-power and area-efficient 9-transistor double-edge triggered flip-flop
    Muthukumar, S.
    Choi, GoangSeog
    IEICE ELECTRONICS EXPRESS, 2013, 10 (18):
  • [10] A low-swing clock double-edge triggered flip-flop
    Kim, C
    Kang, SM
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (05) : 648 - 652