Anti-Interference Low-Power Double-Edge Triggered Flip-Flop Based on C-Elements

被引:0
|
作者
Zhengfeng Huang [1 ]
Xiao Yang [1 ]
Tai Song [1 ]
Haochen Qi [1 ]
Yiming Ouyang [2 ]
Tianming Ni [3 ]
Qi Xu [1 ]
机构
[1] School of Electronic Science and Applied Physics, Hefei University of Technology
[2] School of Computer and Information, Hefei University of Technology
[3] School of Electrical Engineering, Anhui Polytechnic University
基金
中国国家自然科学基金;
关键词
Double-Edge Triggered Flip-Flop(DETFF); glitch; low-power; C-element;
D O I
暂无
中图分类号
TN783 [触发器];
学科分类号
摘要
When the input signal has been interfered and glitches occur, the power consumption of Double-Edge Triggered Flip-Flops(DETFFs) will significantly increase. To effectively reduce the power consumption, this paper presents an anti-interference low-power DETFF based on C-elements. The improved C-element is used in this DETFF, which effectively blocks the glitches in the input signal, prevents redundant transitions inside the DETFF,and reduces the charge and discharge frequencies of the transistor. The C-element has also added pull-up and pull-down paths, reducing its latency. Compared with other existing DETFFs, the DETFF proposed in this paper only flips once on the clock edge, which greatly reduces the redundant transitions caused by glitches and effectively reduces power consumption. This paper uses HSPICE to simulate the proposed DETFF and other 10 DETFFs.The findings show that compared with the other 10 types of DETFFs, the proposed DETFF has achieved large performance indexes in the total power consumption, total power consumption with glitches, delays, and power delay product. A detailed analysis of variance indicates that the proposed DETFF features less sensitivity to process,voltage, temperature, and Negative Bias Temperature Instability(NBTI)-induced aging variations.
引用
收藏
页码:1 / 12
页数:12
相关论文
共 50 条
  • [21] A Low-Power Level-Converting Double-Edge-Triggered Flip-Flop Design
    Wang, Li-Rong
    Lo, Kai-Yu
    Jou, Shyh-Jye
    IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (10): : 1351 - 1355
  • [22] Low-power Design of Double Edge-triggered Static SOI D Flip-flop
    Xing, Wan
    Song, Jia
    Gang, Du
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 189 - 194
  • [23] Low power and high speed explicit-pulsed double-edge triggered level converting flip-flop
    Dai Y.
    Shen J.
    High Technology Letters, 2010, 16 (02) : 204 - 209
  • [24] Low Power Dual Edge Triggered Flip-Flop
    Saini, Nitin Kumar
    Kashyap, Kamal K.
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROPAGATION AND COMPUTER TECHNOLOGY (ICSPCT 2014), 2014, : 125 - 128
  • [25] A single latch, high speed double-edge triggered flip-flop (DETFF)
    Johnson, TA
    Kourtev, IS
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 189 - 192
  • [26] A Robust and Low Power Dual Data Rate (DDR) Flip-Flop Using C-Elements
    Devarapalli, Srikanth V.
    Zarkesh-Ha, Payman
    Suddarth, Steven C.
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 147 - 150
  • [27] Low-Power Dual-Edge Triggered State Retention Scan Flip-Flop
    Karimiyan, Hossein
    Sayedi, Sayed Masoud
    Saidi, Hossein
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2010, 5953 : 156 - 164
  • [28] Low-power double-edge triggered flipflop
    Blair, GM
    ELECTRONICS LETTERS, 1997, 33 (10) : 845 - 847
  • [29] Design of double edge-triggered flip-flop for low-power educational environment (Publication with Expression of Concern)
    Punitha, L.
    Devi, Krishnasamy Nirmala
    Jose, Deepa
    Sundararajan, J.
    INTERNATIONAL JOURNAL OF ELECTRICAL ENGINEERING EDUCATION, 2019, 60 (2_suppl) : 20 - 34
  • [30] Low power double edge-triggered flip-flop using one latch
    Strollo, AGM
    Napoli, E
    Cimino, C
    ELECTRONICS LETTERS, 1999, 35 (03) : 187 - 188