Anti-Interference Low-Power Double-Edge Triggered Flip-Flop Based on C-Elements

被引:0
|
作者
Zhengfeng Huang [1 ]
Xiao Yang [1 ]
Tai Song [1 ]
Haochen Qi [1 ]
Yiming Ouyang [2 ]
Tianming Ni [3 ]
Qi Xu [1 ]
机构
[1] School of Electronic Science and Applied Physics, Hefei University of Technology
[2] School of Computer and Information, Hefei University of Technology
[3] School of Electrical Engineering, Anhui Polytechnic University
基金
中国国家自然科学基金;
关键词
Double-Edge Triggered Flip-Flop(DETFF); glitch; low-power; C-element;
D O I
暂无
中图分类号
TN783 [触发器];
学科分类号
摘要
When the input signal has been interfered and glitches occur, the power consumption of Double-Edge Triggered Flip-Flops(DETFFs) will significantly increase. To effectively reduce the power consumption, this paper presents an anti-interference low-power DETFF based on C-elements. The improved C-element is used in this DETFF, which effectively blocks the glitches in the input signal, prevents redundant transitions inside the DETFF,and reduces the charge and discharge frequencies of the transistor. The C-element has also added pull-up and pull-down paths, reducing its latency. Compared with other existing DETFFs, the DETFF proposed in this paper only flips once on the clock edge, which greatly reduces the redundant transitions caused by glitches and effectively reduces power consumption. This paper uses HSPICE to simulate the proposed DETFF and other 10 DETFFs.The findings show that compared with the other 10 types of DETFFs, the proposed DETFF has achieved large performance indexes in the total power consumption, total power consumption with glitches, delays, and power delay product. A detailed analysis of variance indicates that the proposed DETFF features less sensitivity to process,voltage, temperature, and Negative Bias Temperature Instability(NBTI)-induced aging variations.
引用
收藏
页码:1 / 12
页数:12
相关论文
共 50 条
  • [31] Low-power dual-edge triggered state-retention scan flip-flop
    Karimiyan, H.
    Sayedi, S. M.
    Saidi, H.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2010, 4 (05): : 410 - 419
  • [32] Design of Low-Power Dual Edge-Triggered Retention Flip-Flop for IoT Devices
    Mall, Ajay
    Khanna, Shaweta
    Noor, Arti
    PROCEEDINGS OF RECENT INNOVATIONS IN COMPUTING, ICRIC 2019, 2020, 597 : 841 - 852
  • [33] A Novel Low Power Double Edge Triggered Flip-Flop Based on Clock Gated Pulse Suppression Technique
    Kavali, Krishna
    Rajendar, S.
    Bhargava, P. Vamshi
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [34] A double-edge implicit-pulsed level convert flip-flop
    Zhao, P
    Kumar, GP
    Archana, C
    Bayoumi, M
    VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 141 - 144
  • [35] Low-power pulsed hybrid flip-flop based on a C-element
    Rahiminejad, Majid
    Saneei, Mohsen
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2014, 68 (09) : 907 - 913
  • [36] A new true-single-phase-clocked double-edge-triggered flip-flop for low-power VLSI designs
    Wang, JS
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1896 - 1899
  • [37] Low-power explicit-pulsed triggered flip-flop with robust output
    Wu, Xue-Xiang
    Shen, Ji-Zhong
    ELECTRONICS LETTERS, 2012, 48 (24) : 1523 - 1524
  • [38] Design and Implementation of Enhanced Edge Triggered Flip-Flop for Low Power Dissipation
    Mathiazhagan, V.
    Ananthamoorthy, N. P.
    Venkatesh, C.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2022, 17 (09) : 1261 - 1273
  • [39] FGMOS flip-flop for low-power signal processing
    Cisneros-Sinencio, Luis F.
    Diaz-Sanchez, Alejandro
    Ramirez-Angulo, Jaime
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (12) : 1683 - 1689
  • [40] A scan Flip-Flop for low-power scan operation
    Tsiatouhas, Yiorgos
    Arapoyanni, Angela
    Skias, Dionisis
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 439 - +