Low-power dual-edge triggered state-retention scan flip-flop

被引:7
|
作者
Karimiyan, H. [1 ]
Sayedi, S. M. [1 ]
Saidi, H. [1 ]
机构
[1] Isfahan Univ Technol, ECE, Esfahan 8415483111, Iran
来源
关键词
HIGH-PERFORMANCE; STORAGE ELEMENTS; CLOCKING; CIRCUIT; DESIGN;
D O I
10.1049/iet-cdt.2009.0059
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This study presents a dual-edge triggered static scanable flip-flop suitable for low-power applications. The proposed circuit deploys reduced swing-clock and swing-data to manage dynamic power. Furthermore, it employs clock- and power-gating during idle mode to eliminate dynamic power and reduce static power, while retaining its state. The static structure of the circuit makes it feasible to be used in variable frequency power control designs. HSPICE post-layout simulation conducted for 90 nm complementary metal-oxide semiconductor technology indicates that in addition to state retention and test capability, the proposed design, in terms of power-delay product, device count and leakage power is comparable to other high-performance flip-flops.
引用
收藏
页码:410 / 419
页数:10
相关论文
共 50 条
  • [1] Low-Power Dual-Edge Triggered State Retention Scan Flip-Flop
    Karimiyan, Hossein
    Sayedi, Sayed Masoud
    Saidi, Hossein
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2010, 5953 : 156 - 164
  • [2] High Speed Low Power Dual-Edge Triggered D flip-flop
    Shandilya, Rahul
    Sharma, Rk
    PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL (I2C2), 2017,
  • [3] Design of Low-Power Dual Edge-Triggered Retention Flip-Flop for IoT Devices
    Mall, Ajay
    Khanna, Shaweta
    Noor, Arti
    PROCEEDINGS OF RECENT INNOVATIONS IN COMPUTING, ICRIC 2019, 2020, 597 : 841 - 852
  • [4] Low Power Dual Edge Triggered Flip-Flop
    Saini, Nitin Kumar
    Kashyap, Kamal K.
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROPAGATION AND COMPUTER TECHNOLOGY (ICSPCT 2014), 2014, : 125 - 128
  • [5] Low power dual-edge triggered flip-flop structure in quantum dot cellular automata
    Yang, X.
    Cai, L.
    Zhao, X.
    ELECTRONICS LETTERS, 2010, 46 (12) : 825 - U35
  • [6] Dual-Edge Triggered Energy Recovery DCCER Flip-Flop for Low Energy Applications
    Esmaeili, S. E.
    Al-Khalili, A. J.
    Cowan, G. E. R.
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 57 - 60
  • [7] A scan Flip-Flop for low-power scan operation
    Tsiatouhas, Yiorgos
    Arapoyanni, Angela
    Skias, Dionisis
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 439 - +
  • [8] Design of low-power double-edge triggered flip-flop
    Yu, CC
    Chin, PY
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 126 - 127
  • [9] Dual-Edge Trigged Sense-Amplifier Flip-Flop for Low Power Systems
    Balan, Sudeep
    Daniel, Sanil K.
    2012 INTERNATIONAL CONFERENCE ON GREEN TECHNOLOGIES (ICGT), 2012, : 135 - 142
  • [10] Design of low-power double edge-triggered flip-flop circuit
    Chien-Cheng, Yu
    ICIEA 2007: 2ND IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-4, PROCEEDINGS, 2007, : 2054 - 2057