Anti-Interference Low-Power Double-Edge Triggered Flip-Flop Based on C-Elements

被引:0
|
作者
Zhengfeng Huang [1 ]
Xiao Yang [1 ]
Tai Song [1 ]
Haochen Qi [1 ]
Yiming Ouyang [2 ]
Tianming Ni [3 ]
Qi Xu [1 ]
机构
[1] School of Electronic Science and Applied Physics, Hefei University of Technology
[2] School of Computer and Information, Hefei University of Technology
[3] School of Electrical Engineering, Anhui Polytechnic University
基金
中国国家自然科学基金;
关键词
Double-Edge Triggered Flip-Flop(DETFF); glitch; low-power; C-element;
D O I
暂无
中图分类号
TN783 [触发器];
学科分类号
摘要
When the input signal has been interfered and glitches occur, the power consumption of Double-Edge Triggered Flip-Flops(DETFFs) will significantly increase. To effectively reduce the power consumption, this paper presents an anti-interference low-power DETFF based on C-elements. The improved C-element is used in this DETFF, which effectively blocks the glitches in the input signal, prevents redundant transitions inside the DETFF,and reduces the charge and discharge frequencies of the transistor. The C-element has also added pull-up and pull-down paths, reducing its latency. Compared with other existing DETFFs, the DETFF proposed in this paper only flips once on the clock edge, which greatly reduces the redundant transitions caused by glitches and effectively reduces power consumption. This paper uses HSPICE to simulate the proposed DETFF and other 10 DETFFs.The findings show that compared with the other 10 types of DETFFs, the proposed DETFF has achieved large performance indexes in the total power consumption, total power consumption with glitches, delays, and power delay product. A detailed analysis of variance indicates that the proposed DETFF features less sensitivity to process,voltage, temperature, and Negative Bias Temperature Instability(NBTI)-induced aging variations.
引用
收藏
页码:1 / 12
页数:12
相关论文
共 50 条
  • [41] High Speed Low Power Dual-Edge Triggered D flip-flop
    Shandilya, Rahul
    Sharma, Rk
    PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL (I2C2), 2017,
  • [42] Design of a Low-Power Pulse-Triggered Flip-Flop with Conditional Clock Technique
    Xiang, Guang-Ping
    Shen, Ji-Zhong
    Wu, Xue-Xiang
    Geng, Liang
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 121 - 124
  • [43] High Performance Low Power Dual Edge Triggered Static D Flip-Flop
    Singh, Gagandeep
    Singh, Gurmohan
    Sulochna, Vemu
    2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [44] An ultra low-power output feedback flip-flop
    Phyu, MW
    Goh, WL
    Yeo, KS
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 341 - 344
  • [45] A novel low power and high speed double edge explicit pulse triggered level converter flip-flop
    Razmdideh, Ramin
    Saneei, Mohsen
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2015, 43 (04) : 516 - 523
  • [46] A static differential double edge-triggered flip-flop based on clock racing
    Moisiadis, Y
    Bouras, I
    Arapoyanni, A
    Dermentzoglou, L
    MICROELECTRONICS JOURNAL, 2001, 32 (08) : 665 - 671
  • [47] Self Driven Pass-Transistor based Low-Power Pulse Triggered Flip-Flop Design
    Anjaneyulu, O.
    Veena, A.
    Shravan, Ch.
    Reddy, C. V. Krishna
    2015 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION ENGINEERING SYSTEMS (SPACES), 2015, : 22 - 28
  • [48] Low Power Pulse-Triggered Flip-Flop Based on Clock Triggering Edge Control Technique
    Shen, Jizhong
    Geng, Liang
    Wu, Xuexiang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (07)
  • [49] A low-power static dual edge-triggered flip-flop using an output-controlled discharge configuration
    Phyu, MW
    Goh, WL
    Yeo, KS
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2429 - 2432
  • [50] SEU-hardened Dual Data Rate Flip-Flop Using C-elements
    Devarapalli, Srikanth V.
    Zarkesh-Ha, Payman
    Suddarth, Steven C.
    2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010), 2010, : 167 - 171