Low Power Pulse-Triggered Flip-Flop Based on Clock Triggering Edge Control Technique

被引:2
|
作者
Shen, Jizhong [1 ]
Geng, Liang [1 ]
Wu, Xuexiang [1 ]
机构
[1] Zhejiang Univ, Dept Informat Sci & Elect Engn, Hangzhou 310027, Zhejiang, Peoples R China
基金
中国国家自然科学基金;
关键词
Clock triggering edge control; dual-edge; low power; pulse-triggered flip-flop; DESIGN;
D O I
10.1142/S0218126615500942
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Flip-flop is an important unit in digital integrated circuits, whose characteristics have a deep impact on the performance of the circuits. To reduce the power dissipation of flip-flops, clock triggering edge control technique is proposed, which is feasible to block one or two triggering edges of a clock cycle if they are redundant in dual-edge pulse-triggered flip-flops (DEPFFs). Based on this technique, redundant pulses can be suppressed when the input stays unchanged, and all the redundant triggerings are eliminated to reduce redundant transitions at the internal nodes of the flip-flop, so the power dissipation can be decreased. Then a novel DEPFF based on clock triggering edge control (DEPFF-CEC) technique is proposed. Based on the SMIC 65-nm technology, the post layout simulation results show that the proposed DEPFF-CEC gains an improvement of 8.03-39.83% in terms of power dissipation when the input switching activity is 10%, as compared with its counterparts. Thus, it is suitable for energy-efficient designs whose input data switching activity is low.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] Design of a Low-Power Pulse-Triggered Flip-Flop with Conditional Clock Technique
    Xiang, Guang-Ping
    Shen, Ji-Zhong
    Wu, Xue-Xiang
    Geng, Liang
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 121 - 124
  • [2] A Novel Low Power Double Edge Triggered Flip-Flop Based on Clock Gated Pulse Suppression Technique
    Kavali, Krishna
    Rajendar, S.
    Bhargava, P. Vamshi
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [3] Ultra-Low Power Pulse-Triggered CNTFET-Based Flip-Flop
    Karimi, Ahmad
    Rezai, Abdalhossein
    Hajhasheinkhani, Mohammad Mahdi
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2019, 18 : 756 - 761
  • [4] Pulse-Triggered Flip-Flop Design with PTL Style Control Scheme
    Lin, Jin-Fa
    Sheu, Ming-Hua
    Wang, Peng-Siang
    2011 IEEE REGION 10 CONFERENCE TENCON 2011, 2011, : 657 - 661
  • [5] Low-Power Pulse-Triggered Flip-Flop Design With Conditional Pulse-Enhancement Scheme
    Hwang, Yin-Tsung
    Lin, Jin-Fa
    Sheu, Ming-Hwa
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) : 361 - 366
  • [6] Power-efficient dual-edge implicit pulse-triggered flip-flop with an embedded clock-gating scheme
    Liang GENG
    Ji-zhong SHEN
    Cong-yuan XU
    Frontiers of Information Technology & Electronic Engineering, 2016, 17 (09) : 962 - 972
  • [7] Power-efficient dual-edge implicit pulse-triggered flip-flop with an embedded clock-gating scheme
    Liang Geng
    Ji-zhong Shen
    Cong-yuan Xu
    Frontiers of Information Technology & Electronic Engineering, 2016, 17 : 962 - 972
  • [8] Power-efficient dual-edge implicit pulse-triggered flip-flop with an embedded clock-gating scheme
    Geng, Liang
    Shen, Ji-zhong
    Xu, Cong-yuan
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2016, 17 (09) : 962 - 972
  • [9] Low Power Dual Edge Triggered Flip-Flop
    Saini, Nitin Kumar
    Kashyap, Kamal K.
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROPAGATION AND COMPUTER TECHNOLOGY (ICSPCT 2014), 2014, : 125 - 128
  • [10] Low-Power Pulse-Triggered Flip-Flop Design Based on a Signal Feed-Through Scheme
    Lin, Jin-Fa
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (01) : 181 - 185