Low Power Pulse-Triggered Flip-Flop Based on Clock Triggering Edge Control Technique

被引:2
|
作者
Shen, Jizhong [1 ]
Geng, Liang [1 ]
Wu, Xuexiang [1 ]
机构
[1] Zhejiang Univ, Dept Informat Sci & Elect Engn, Hangzhou 310027, Zhejiang, Peoples R China
基金
中国国家自然科学基金;
关键词
Clock triggering edge control; dual-edge; low power; pulse-triggered flip-flop; DESIGN;
D O I
10.1142/S0218126615500942
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Flip-flop is an important unit in digital integrated circuits, whose characteristics have a deep impact on the performance of the circuits. To reduce the power dissipation of flip-flops, clock triggering edge control technique is proposed, which is feasible to block one or two triggering edges of a clock cycle if they are redundant in dual-edge pulse-triggered flip-flops (DEPFFs). Based on this technique, redundant pulses can be suppressed when the input stays unchanged, and all the redundant triggerings are eliminated to reduce redundant transitions at the internal nodes of the flip-flop, so the power dissipation can be decreased. Then a novel DEPFF based on clock triggering edge control (DEPFF-CEC) technique is proposed. Based on the SMIC 65-nm technology, the post layout simulation results show that the proposed DEPFF-CEC gains an improvement of 8.03-39.83% in terms of power dissipation when the input switching activity is 10%, as compared with its counterparts. Thus, it is suitable for energy-efficient designs whose input data switching activity is low.
引用
收藏
页数:12
相关论文
共 50 条
  • [31] Efficient Flip-Flop Merging Technique for Clock Power Reduction
    Abinaya, A.
    Sivaranjani, S.
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 326 - 329
  • [32] Differential CMOS edge-triggered flip-flop with clock-gating
    Xia, Y
    Almaini, AEA
    ELECTRONICS LETTERS, 2002, 38 (01) : 9 - 11
  • [33] Skewing clock to decide races - double-edge-triggered flip-flop
    Varma, P
    Ramganesh, KN
    ELECTRONICS LETTERS, 2001, 37 (25) : 1506 - 1507
  • [34] Design of low-power double edge-triggered flip-flop circuit
    Chien-Cheng, Yu
    ICIEA 2007: 2ND IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-4, PROCEEDINGS, 2007, : 2054 - 2057
  • [35] DOUBLE-EDGE TRIGGERED FLIP-FLOP
    GHALLEY, JS
    ELECTRONIC ENGINEERING, 1985, 57 (705): : 16 - 16
  • [36] High Speed Low Power Dual-Edge Triggered D flip-flop
    Shandilya, Rahul
    Sharma, Rk
    PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL (I2C2), 2017,
  • [37] A Novel Design of Low-Power Double Edge-Triggered Flip-Flop
    Yu, Chien-Cheng
    Chen, Kuan-Ting
    Wun, Jhong-yu
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT TECHNOLOGIES AND ENGINEERING SYSTEMS (ICITES2013), 2014, 293 : 947 - 955
  • [38] Timing Analysis of Dual-Edge-Triggered Flip-Flop Based Circuits with Clock Gating
    Oh, Chungki
    Kim, Sangmin
    Shin, Youngsoo
    2009 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2009, : 59 - 62
  • [39] Low Power PVT robust area efficient pulse triggered Flip-Flop Design
    Indira, P.
    Kamaraju, M.
    2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 3016 - 3021
  • [40] Low power double edge-triggered flip-flop using one latch
    Strollo, AGM
    Napoli, E
    Cimino, C
    ELECTRONICS LETTERS, 1999, 35 (03) : 187 - 188