Low Power Pulse-Triggered Flip-Flop Based on Clock Triggering Edge Control Technique

被引:2
|
作者
Shen, Jizhong [1 ]
Geng, Liang [1 ]
Wu, Xuexiang [1 ]
机构
[1] Zhejiang Univ, Dept Informat Sci & Elect Engn, Hangzhou 310027, Zhejiang, Peoples R China
基金
中国国家自然科学基金;
关键词
Clock triggering edge control; dual-edge; low power; pulse-triggered flip-flop; DESIGN;
D O I
10.1142/S0218126615500942
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Flip-flop is an important unit in digital integrated circuits, whose characteristics have a deep impact on the performance of the circuits. To reduce the power dissipation of flip-flops, clock triggering edge control technique is proposed, which is feasible to block one or two triggering edges of a clock cycle if they are redundant in dual-edge pulse-triggered flip-flops (DEPFFs). Based on this technique, redundant pulses can be suppressed when the input stays unchanged, and all the redundant triggerings are eliminated to reduce redundant transitions at the internal nodes of the flip-flop, so the power dissipation can be decreased. Then a novel DEPFF based on clock triggering edge control (DEPFF-CEC) technique is proposed. Based on the SMIC 65-nm technology, the post layout simulation results show that the proposed DEPFF-CEC gains an improvement of 8.03-39.83% in terms of power dissipation when the input switching activity is 10%, as compared with its counterparts. Thus, it is suitable for energy-efficient designs whose input data switching activity is low.
引用
收藏
页数:12
相关论文
共 50 条
  • [21] A Low Complexity Dual-Mode Pulse-Triggered Flip-Flop Design Based on Unified AND/XNOR Logic
    Lin, Jin-Fa
    Hwang, Yin-Tshung
    Sheu, Ming-Hwa
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (12) : 2755 - 2757
  • [22] A Low-Power Double Edge-Triggered Flip-Flop with Transmission Gates and Clock Gating
    Wang, Xiaowen
    Robinson, William H.
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 205 - 208
  • [23] Differential CMOS edge-triggered flip-flop based on clock racing
    Moisiadis, Y
    Bouras, I
    ELECTRONICS LETTERS, 2000, 36 (12) : 1012 - 1013
  • [24] Dual-pulse-clock double edge triggered flip-flop for low voltage and high speed application
    Cheng, KH
    Lin, YH
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 425 - 428
  • [25] Low power pulsed flip-flop with clock gating and conditional pulse enhancement
    John, Kuruvilla
    Kumar, R. S. Vinod
    Kumar, S. S.
    INTERNATIONAL JOURNAL OF AUTOMATION AND CONTROL, 2021, 15 (02) : 259 - 274
  • [26] Design of low-power double-edge triggered flip-flop
    Yu, CC
    Chin, PY
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 126 - 127
  • [27] Design and Implementation of Enhanced Edge Triggered Flip-Flop for Low Power Dissipation
    Mathiazhagan, V.
    Ananthamoorthy, N. P.
    Venkatesh, C.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2022, 17 (09) : 1261 - 1273
  • [28] A static differential double edge-triggered flip-flop based on clock racing
    Moisiadis, Y
    Bouras, I
    Arapoyanni, A
    Dermentzoglou, L
    MICROELECTRONICS JOURNAL, 2001, 32 (08) : 665 - 671
  • [29] A novel low power and high speed double edge explicit pulse triggered level converter flip-flop
    Razmdideh, Ramin
    Saneei, Mohsen
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2015, 43 (04) : 516 - 523
  • [30] Low Power Conditional Pulse Control with Transmission Gate Flip-Flop
    Berwal, Deepak
    Kumar, Ashish
    Kumar, Yogendera
    2015 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION & AUTOMATION (ICCCA), 2015, : 1358 - 1362