Low Power Pulse-Triggered Flip-Flop Based on Clock Triggering Edge Control Technique

被引:2
|
作者
Shen, Jizhong [1 ]
Geng, Liang [1 ]
Wu, Xuexiang [1 ]
机构
[1] Zhejiang Univ, Dept Informat Sci & Elect Engn, Hangzhou 310027, Zhejiang, Peoples R China
基金
中国国家自然科学基金;
关键词
Clock triggering edge control; dual-edge; low power; pulse-triggered flip-flop; DESIGN;
D O I
10.1142/S0218126615500942
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Flip-flop is an important unit in digital integrated circuits, whose characteristics have a deep impact on the performance of the circuits. To reduce the power dissipation of flip-flops, clock triggering edge control technique is proposed, which is feasible to block one or two triggering edges of a clock cycle if they are redundant in dual-edge pulse-triggered flip-flops (DEPFFs). Based on this technique, redundant pulses can be suppressed when the input stays unchanged, and all the redundant triggerings are eliminated to reduce redundant transitions at the internal nodes of the flip-flop, so the power dissipation can be decreased. Then a novel DEPFF based on clock triggering edge control (DEPFF-CEC) technique is proposed. Based on the SMIC 65-nm technology, the post layout simulation results show that the proposed DEPFF-CEC gains an improvement of 8.03-39.83% in terms of power dissipation when the input switching activity is 10%, as compared with its counterparts. Thus, it is suitable for energy-efficient designs whose input data switching activity is low.
引用
收藏
页数:12
相关论文
共 50 条
  • [41] High Performance Low Power Dual Edge Triggered Static D Flip-Flop
    Singh, Gagandeep
    Singh, Gurmohan
    Sulochna, Vemu
    2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [42] DOUBLE-EDGE TRIGGERED FLIP-FLOP
    ALDWORTH, CP
    ELECTRONIC ENGINEERING, 1985, 57 (703): : 36 - 36
  • [43] A novel design for ultra-low power pulse-triggered D-Flip-Flop with optimized leakage power
    Karimi, Ahmad
    Rezai, Abdalhossein
    Hajhashemkhani, Mohammad Mahdi
    INTEGRATION-THE VLSI JOURNAL, 2018, 60 : 160 - 166
  • [44] Low-Power Dual-Edge Triggered State Retention Scan Flip-Flop
    Karimiyan, Hossein
    Sayedi, Sayed Masoud
    Saidi, Hossein
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2010, 5953 : 156 - 164
  • [45] A novel CMOS double-edge triggered flip-flop for low-power applications
    Sung, YY
    Chang, RC
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 665 - 668
  • [46] A low clock load conditional flip-flop
    Hansson, M
    Alvandpour, A
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 169 - 170
  • [47] Self Driven Pass-Transistor based Low-Power Pulse Triggered Flip-Flop Design
    Anjaneyulu, O.
    Veena, A.
    Shravan, Ch.
    Reddy, C. V. Krishna
    2015 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION ENGINEERING SYSTEMS (SPACES), 2015, : 22 - 28
  • [48] Low power low leakage Clock Gated Static Pulsed Flip-Flop
    Seyedi, A. S.
    Rasouli, S. H.
    Amirabadi, A.
    Afzali-Kusha, A.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3658 - +
  • [49] Low power flip-flop with clock gating on master and slave latches
    Strollo, AGM
    De Caro, D
    ELECTRONICS LETTERS, 2000, 36 (04) : 294 - 295
  • [50] An Adaptive Pulse-Triggered Flip-Flop for a High-Speed and Voltage-Scalable Standard Cell Library
    Luo, Shien-Chun
    Huang, Ching-Ji
    Chu, Yuan-Hua
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (10) : 677 - 681