A low-swing clock double-edge triggered flip-flop

被引:48
|
作者
Kim, C
Kang, SM
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
[2] Univ Calif Santa Cruz, Baskin Sch Engn, Santa Cruz, CA 95064 USA
关键词
D O I
10.1109/4.997859
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-swing clock double-edge triggered flip-flop (LSDFF) is developed to reduce power consumption significantly compared to conventional flip-flops. The LSDFF avoids unnecessary internal node transitions to reduce power consumption. In addition, power consumption in the clock tree is reduced because LSDFF uses a double-edge triggered operation as well as a low-swing clock. To prevent performance degradation of the LSDFF due to low-swing clock, low-V-t transistors are used for the clocked transistors without significant leakage current problems. The power saving in flip-flop operation is estimated to be 28.6% to 49.6% with additional 78% power saving in the clock network.
引用
收藏
页码:648 / 652
页数:5
相关论文
共 50 条
  • [1] A low-swing clock double-edge triggered flip-flop
    Kim, C
    Kang, SM
    2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 183 - 186
  • [2] DOUBLE-EDGE TRIGGERED FLIP-FLOP
    GHALLEY, JS
    ELECTRONIC ENGINEERING, 1985, 57 (705): : 16 - 16
  • [3] DOUBLE-EDGE TRIGGERED FLIP-FLOP
    ALDWORTH, CP
    ELECTRONIC ENGINEERING, 1985, 57 (703): : 36 - 36
  • [4] Low-power clock branch sharing double-edge triggered flip-flop
    Zhao, Peiyi
    McNeely, Jason
    Golconda, Pradeep
    Bayoumi, Magdy A.
    Barcenas, Robert A.
    Kuang, Weidong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (03) : 338 - 345
  • [5] Design of low-power double-edge triggered flip-flop
    Yu, CC
    Chin, PY
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 126 - 127
  • [6] Energy-Efficient Double-Edge Triggered Flip-Flop
    Chua-Chin Wang
    Gang-Neng Sung
    Ming-Kai Chang
    Ying-Yu Shen
    Journal of Signal Processing Systems, 2010, 61 : 347 - 352
  • [7] Energy-Efficient Double-Edge Triggered Flip-Flop
    Wang, Chua-Chin
    Sung, Gang-Neng
    Chang, Ming-Kai
    Shen, Ying-Yu
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 61 (03): : 347 - 352
  • [8] Double-edge triggered level converter flip-flop with feedback
    Seyedi, Azam-Sadat
    Afzali-Kusha, Ali
    2006 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 44 - +
  • [9] An explicit-pulsed double-edge triggered JK flip-flop
    Dai, Yanyun
    Shen, Jizhong
    2009 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS AND SIGNAL PROCESSING (WCSP 2009), 2009, : 1399 - 1402
  • [10] Engery-efficient double-edge triggered flip-flop design
    Wang, Chua-Chin
    Sung, Gang-Neng
    Chang, Ming-Kai
    Shen, Ying-Yu
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1791 - +