A low-swing clock double-edge triggered flip-flop

被引:48
|
作者
Kim, C
Kang, SM
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
[2] Univ Calif Santa Cruz, Baskin Sch Engn, Santa Cruz, CA 95064 USA
关键词
D O I
10.1109/4.997859
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-swing clock double-edge triggered flip-flop (LSDFF) is developed to reduce power consumption significantly compared to conventional flip-flops. The LSDFF avoids unnecessary internal node transitions to reduce power consumption. In addition, power consumption in the clock tree is reduced because LSDFF uses a double-edge triggered operation as well as a low-swing clock. To prevent performance degradation of the LSDFF due to low-swing clock, low-V-t transistors are used for the clocked transistors without significant leakage current problems. The power saving in flip-flop operation is estimated to be 28.6% to 49.6% with additional 78% power saving in the clock network.
引用
收藏
页码:648 / 652
页数:5
相关论文
共 50 条
  • [21] Anti-Interference Low-Power Double-Edge Triggered Flip-Flop Based on C-Elements
    Zhengfeng Huang
    Xiao Yang
    Tai Song
    Haochen Qi
    Yiming Ouyang
    Tianming Ni
    Qi Xu
    Tsinghua Science and Technology, 2022, 27 (01) : 1 - 12
  • [22] Low Power Dual Edge Triggered Flip-Flop
    Saini, Nitin Kumar
    Kashyap, Kamal K.
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROPAGATION AND COMPUTER TECHNOLOGY (ICSPCT 2014), 2014, : 125 - 128
  • [23] Anti-Interference Low-Power Double-Edge Triggered Flip-Flop Based on C-Elements
    Huang, Zhengfeng
    Yang, Xiao
    Song, Tai
    Qi, Haochen
    Ouyang, Yiming
    Ni, Tianming
    Xu, Qi
    TSINGHUA SCIENCE AND TECHNOLOGY, 2022, 27 (01) : 1 - 12
  • [24] A double-edge implicit-pulsed level convert flip-flop
    Zhao, P
    Kumar, GP
    Archana, C
    Bayoumi, M
    VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 141 - 144
  • [25] Dual-pulse-clock double edge triggered flip-flop for low voltage and high speed application
    Cheng, KH
    Lin, YH
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 425 - 428
  • [26] A Novel Low Power Double Edge Triggered Flip-Flop Based on Clock Gated Pulse Suppression Technique
    Kavali, Krishna
    Rajendar, S.
    Bhargava, P. Vamshi
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [27] Low-Power Anti-Glitch Double-Edge Triggered Flip-Flop Based on Robust C-Elements
    Huang, Zhengfeng
    Zhong, Wanshu
    Duan, Lanxi
    Zhang, Yue
    Liang, Huaguo
    Wang, Jianan
    Song, Tai
    Lu, Yingchun
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (13)
  • [28] Design of low-power double edge-triggered flip-flop circuit
    Chien-Cheng, Yu
    ICIEA 2007: 2ND IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-4, PROCEEDINGS, 2007, : 2054 - 2057
  • [29] A Novel Design of Low-Power Double Edge-Triggered Flip-Flop
    Yu, Chien-Cheng
    Chen, Kuan-Ting
    Wun, Jhong-yu
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT TECHNOLOGIES AND ENGINEERING SYSTEMS (ICITES2013), 2014, 293 : 947 - 955
  • [30] Low power double edge-triggered flip-flop using one latch
    Strollo, AGM
    Napoli, E
    Cimino, C
    ELECTRONICS LETTERS, 1999, 35 (03) : 187 - 188