Scaling CMOS: Finding the gate stack with the lowest leakage current

被引:48
|
作者
Kauerauf, T
Govoreanu, B
Degraeve, R
Groeseneken, G
Maes, H
机构
[1] IMEC, B-3001 Louvain, Belgium
[2] Katholieke Univ Leuven, B-3001 Louvain, Belgium
关键词
high-k; gate dielectric; leakage current; k-value; barrier height;
D O I
10.1016/j.sse.2005.01.018
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In order to reduce the gate leakage current, high-k gate dielectrics are expected to replace SiO2 in future CMOS generations. Many of these novel dielectrics are stacks of a thin SiO2 and a high-k layer. We present a theoretical study that aims at identifying the combination of the stack architecture and high-k material with the lowest leakage current. In the first part of this work the leakage current through high-k double stacks with various thicknesses, materials and gate electrodes is calculated assuming tunneling only. We discuss the difference between gate and substrate injection and show quantitatively the impact of interfacial layer thickness, barrier height, k-value and the work function of the gate material on the tunneling current. In the second part the material properties are no longer considered to be independent and with the universal relation between k-value and barrier height introduced, we are able to identify what material suits best all requirements. The leakage current is calculated for different EOTs and we demonstrate that if all dielectrics follow this universal relation, for a fixed thickness there exists one material, which gives a minimum gate leakage current. It is concluded that even for sub 1 nm EOT devices the k-value has not to exceed similar to 25 and ZrO2 or HfO2 come closest to the ideal high-k if only leakage current issues are considered. (c) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:695 / 701
页数:7
相关论文
共 50 条
  • [21] Modelling of direct tunneling gate leakage current of floating-gate CMOS transistor in sub 100 nm technologies
    Zina Saheb
    Ezz I. El-Masry
    Analog Integrated Circuits and Signal Processing, 2015, 84 : 67 - 73
  • [22] Modelling of direct tunneling gate leakage current of floating-gate CMOS transistor in sub 100 nm technologies
    Saheb, Zina
    El-Masry, Ezz I.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 84 (01) : 67 - 73
  • [23] Scaling of gate dielectrics for advanced CMOS applications
    Ma, TP
    PHYSICS AND CHEMISTRY OF SIO2 AND THE SI-SIO2 INTERFACE - 4, 2000, 2000 (02): : 19 - 32
  • [24] CMOS scaling to 25 nm gate lengths
    Kubicek, S
    De Meyer, K
    ASDAM '02, CONFERENCE PROCEEDINGS, 2002, : 259 - 270
  • [25] Simultaneous subthreshold and gate-oxide tunneling leakage current analysis in nanometer CMOS design
    Lee, DW
    Kwong, W
    Blaauw, D
    Sylvester, D
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 287 - 292
  • [26] Characterization and analysis of gate-induced-drain-leakage current in 45 nm CMOS technology
    Yuan, Xiaobin
    Park, Jae-Eun
    Wang, Jing
    Zhao, Enhai
    Ahlgren, David
    Hook, Terence
    Yuan, Jun
    Chan, Victor
    Shang, Huiling
    Liang, Chu-Hsin
    Lindsay, Richard
    Park, Sungjoon
    Choo, Hyotae
    2007 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 2007, : 70 - +
  • [27] Investigation of stress induced leakage current in CMOS structures with ultra-thin gate dielectrics
    Jahan, C
    Barla, K
    Ghibaudo, G
    MICROELECTRONICS AND RELIABILITY, 1997, 37 (10-11): : 1529 - 1532
  • [28] Gate Leakage Current Effects on the Linearity of 28GHz CMOS SOI Power Amplifiers
    Rabet, Bagher
    Rostomyan, Narek
    Asbeck, Peter
    2019 IEEE TOPICAL CONFERENCE ON RF/MICROWAVE POWER AMPLIFIERS FOR RADIO AND WIRELESS APPLICATIONS (PAWR), 2019, : 235 - 238
  • [29] The RTN Measurement Technique on Leakage Path Finding in Advanced High-k Metal Gate CMOS Devices
    Hsieh, E. R.
    Lu, P. Y.
    Chung, Steve S.
    Ke, J. C.
    Yang, C. W.
    Tsai, C. T.
    Yew, T. R.
    PROCEEDINGS OF THE 22ND INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA 2015), 2015, : 154 - 157
  • [30] A gate leakage reduction strategy for future CMOS circuits
    Drazdziulis, M
    Larsson-Edefors, P
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 317 - 320