Scaling CMOS: Finding the gate stack with the lowest leakage current

被引:48
|
作者
Kauerauf, T
Govoreanu, B
Degraeve, R
Groeseneken, G
Maes, H
机构
[1] IMEC, B-3001 Louvain, Belgium
[2] Katholieke Univ Leuven, B-3001 Louvain, Belgium
关键词
high-k; gate dielectric; leakage current; k-value; barrier height;
D O I
10.1016/j.sse.2005.01.018
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In order to reduce the gate leakage current, high-k gate dielectrics are expected to replace SiO2 in future CMOS generations. Many of these novel dielectrics are stacks of a thin SiO2 and a high-k layer. We present a theoretical study that aims at identifying the combination of the stack architecture and high-k material with the lowest leakage current. In the first part of this work the leakage current through high-k double stacks with various thicknesses, materials and gate electrodes is calculated assuming tunneling only. We discuss the difference between gate and substrate injection and show quantitatively the impact of interfacial layer thickness, barrier height, k-value and the work function of the gate material on the tunneling current. In the second part the material properties are no longer considered to be independent and with the universal relation between k-value and barrier height introduced, we are able to identify what material suits best all requirements. The leakage current is calculated for different EOTs and we demonstrate that if all dielectrics follow this universal relation, for a fixed thickness there exists one material, which gives a minimum gate leakage current. It is concluded that even for sub 1 nm EOT devices the k-value has not to exceed similar to 25 and ZrO2 or HfO2 come closest to the ideal high-k if only leakage current issues are considered. (c) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:695 / 701
页数:7
相关论文
共 50 条
  • [41] Modeling of HKMG Stack Process Impact on Gate Leakage, SILC and PBTI
    Kochar, Dimple
    Samadder, Tarun
    Mukhopadhyay, Subhadeep
    Mahapatra, Souvik
    2021 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2021,
  • [42] Effect of the presence of trap states in oxides in modeling gate leakage current in advanced MOSFET with multi-oxide stack
    Basak, Rathin
    Maiti, Biswajit
    Mallik, Abhijit
    SUPERLATTICES AND MICROSTRUCTURES, 2019, 129 : 193 - 201
  • [43] Impact of gate induced drain leakage on overall leakage of submicrometer CMOS VLSI circuits
    Semenov, O
    Pradzynski, A
    Sachdev, M
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2002, 15 (01) : 9 - 18
  • [44] Enhanced leakage current properties of HfO2/GaN gate dielectric stack by introducing an ultrathin buffer layer
    Tang, Zhen Jie
    Li, Rong
    Yin, Jiang
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2014, 25 (01) : 152 - 156
  • [45] Enhanced leakage current properties of HfO2/GaN gate dielectric stack by introducing an ultrathin buffer layer
    Zhen Jie Tang
    Rong Li
    Jiang Yin
    Journal of Materials Science: Materials in Electronics, 2014, 25 : 152 - 156
  • [46] Impact of gate-leakage currents on CMOS circuit performance
    Marras, A
    De Munari, I
    Vescovi, D
    Ciampolini, P
    2004 24TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, VOLS 1 AND 2, 2004, : 653 - 656
  • [47] Design techniques for gate-leakage reduction in CMOS circuits
    Guindi, RS
    Najm, FN
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 61 - 65
  • [48] Impact of gate-leakage currents on CMOS circuit performance
    Marras, A
    De Munari, I
    Vescovi, D
    Ciampolini, P
    MICROELECTRONICS RELIABILITY, 2005, 45 (3-4) : 499 - 506
  • [49] TECHNIQUES FOR MINIMIZING MOSFET GATE LEAKAGE CURRENT
    BARKER, RWJ
    PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1971, 59 (02): : 283 - &
  • [50] ANALYTICAL EXPRESSION FOR MOSFET GATE LEAKAGE CURRENT
    NEGRO, VC
    GOLDSTEIN, LH
    PROCEEDINGS OF THE IEEE, 1973, 61 (10) : 1509 - 1510