Scaling CMOS: Finding the gate stack with the lowest leakage current

被引:48
|
作者
Kauerauf, T
Govoreanu, B
Degraeve, R
Groeseneken, G
Maes, H
机构
[1] IMEC, B-3001 Louvain, Belgium
[2] Katholieke Univ Leuven, B-3001 Louvain, Belgium
关键词
high-k; gate dielectric; leakage current; k-value; barrier height;
D O I
10.1016/j.sse.2005.01.018
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In order to reduce the gate leakage current, high-k gate dielectrics are expected to replace SiO2 in future CMOS generations. Many of these novel dielectrics are stacks of a thin SiO2 and a high-k layer. We present a theoretical study that aims at identifying the combination of the stack architecture and high-k material with the lowest leakage current. In the first part of this work the leakage current through high-k double stacks with various thicknesses, materials and gate electrodes is calculated assuming tunneling only. We discuss the difference between gate and substrate injection and show quantitatively the impact of interfacial layer thickness, barrier height, k-value and the work function of the gate material on the tunneling current. In the second part the material properties are no longer considered to be independent and with the universal relation between k-value and barrier height introduced, we are able to identify what material suits best all requirements. The leakage current is calculated for different EOTs and we demonstrate that if all dielectrics follow this universal relation, for a fixed thickness there exists one material, which gives a minimum gate leakage current. It is concluded that even for sub 1 nm EOT devices the k-value has not to exceed similar to 25 and ZrO2 or HfO2 come closest to the ideal high-k if only leakage current issues are considered. (c) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:695 / 701
页数:7
相关论文
共 50 条
  • [31] Some issues in advanced CMOS gate stack performance and reliability
    Li, Ming-Fu
    Wang, X. P.
    Shen, C.
    Yang, J. J.
    Chen, J. D.
    Yu, H. Y.
    Zhu, Chunxiang
    Huang, Daming
    MICROELECTRONIC ENGINEERING, 2011, 88 (12) : 3377 - 3384
  • [32] Effect of the metal gate on the breakdown characteristics and leakage current of Ta2O5 stack capacitors
    Atanassova, E.
    Spassov, D.
    Paskaleva, A.
    JOURNAL OF OPTOELECTRONICS AND ADVANCED MATERIALS, 2007, 9 (02): : 315 - 318
  • [33] Transport Mechanism of the Leakage Current in MIS Capacitor with HfO2/SiO2 Stack Gate
    Kuang, Qianwei
    Liu, Hongxia
    Zhou, Wen
    Gao, Bo
    Zhao, Aaron
    Tallavarjula, Sai
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 229 - +
  • [34] Application of JVD nitride gate dielectric to a 0.35micron CMOS process for reduction of gate leakage current and boron penetration
    Tseng, HH
    Tsui, PGY
    Tobin, PJ
    Mogab, J
    Khare, M
    Wang, XW
    Ma, TP
    Hegde, R
    Hobbs, C
    Veteran, J
    Hartig, M
    Kenig, G
    Wang, V
    Blumenthal, R
    Cotton, R
    Kaushik, V
    Tamagawa, T
    Halpern, BL
    Cui, GJ
    Schmitt, JJ
    INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 647 - 650
  • [35] CMOS integration issues with high-k gate stack
    Kwong, DL
    IPFA 2004: PROCEEDINGS OF THE 11TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2004, : 17 - 20
  • [36] FORCED STACK SLEEP TRANSISTOR (FORTRAN): A NEW LEAKAGE CURRENT REDUCTION APPROACH IN CMOS BASED CIRCUIT DESIGNING
    Kassa, Sankit R.
    Misra, Neeraj Kumar
    Nagaria, Rajendra
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2021, 34 (02) : 259 - 280
  • [37] Interface chemistry and leakage current mechanism of HfGdON/Ge gate stack modulated by ALD-driven interlayer
    He, Gang
    Wang, Die
    Ma, Rui
    Liu, Mao
    Cui, Jingbiao
    RSC ADVANCES, 2019, 9 (58) : 33800 - 33805
  • [38] Accurate current mirroring in the presence of gate leakage current
    Gebara, FH
    Martin, SM
    Nowka, K
    Brown, RB
    2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2004, : 117 - 118
  • [39] Design and Analysis of Leakage Current and Delay for Double Gate MOSFET at 45nm in CMOS Technology
    Manorama
    Shrivastava, Pavan
    Akashe, Shyam
    7TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO 2013), 2013, : 301 - 306
  • [40] HfO2/HfSixOy high-K gate stack with very low leakage current for low-power poly-Si gated CMOS application
    Yang, CW
    Fang, YK
    Chen, SF
    Wang, MF
    Hou, TH
    Lin, YM
    Yao, LG
    Chen, SC
    Liang, MS
    ELECTRONICS LETTERS, 2003, 39 (08) : 692 - 694