Clock recovery in high-speed multilevel serial links

被引:0
|
作者
Musa, FA [1 ]
Carusone, AC [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper introduces a simple and hardware efficient clock recovery method for high speed serial links and compares its performance with conventional techniques. Conventional methods are conceptually complex and difficult to realize since they rely on data transitions to recover the clock by oversampling the received signal. In contrast, the new method monitors one or more signal levels and aligns the clock sampling phase with the maximum vertical data eye opening by using the minimum mean squared error algorithm. Besides being easily implementable in a standard CMOS technology, this new method requires only baud rate sampling and is,independent of the data transition density. Behavioral simulations predict superior performance of this method compared to a conventional bang bang phase detector based architecture.
引用
收藏
页码:449 / 452
页数:4
相关论文
共 50 条
  • [41] SAW Oscillator Based Clock Recovery for High Speed Serial Data Transmission
    Kao, Yao Huang
    Chen, Way Yu
    APMC: 2008 ASIA PACIFIC MICROWAVE CONFERENCE (APMC 2008), VOLS 1-5, 2008, : 1753 - +
  • [42] A 5 Gbps 0.13 μm CMOS Pilot-Based Clock and Data Recovery Scheme for High-Speed Links
    Ahmadi, Mahmoud Reza
    Amirkhany, Amir
    Harjani, Ramesh
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1533 - 1541
  • [43] Discrete-Time Modeling and Simulation Considerations for High-Speed Serial Links
    Zargaran-Yazd, Arash
    Beyene, Wendemagagnehu T.
    2014 IEEE 23RD CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2014, : 165 - 168
  • [44] Comparison of Jitter Decomposition Methods for BER Analysis of High-Speed Serial Links
    Erb, Stefan
    Pribyl, Wolfgang
    PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 370 - 375
  • [45] FinFET SCR Structure Optimization for High-Speed Serial Links ESD Protection
    Chu, Li-Wei
    Chang, Yi-Feng
    Su, Yu-Ti
    Chen, Kuo-Ji
    Song, Ming-Hsiang
    Lee, Jam-Wem
    2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,
  • [46] Influence of Clock Structure on EMI Level and Audio Clock Jitter During High-speed Serial Transmission
    Ikushima, Tsuyoshi
    Niiho, Tsutomu
    Shibata, Osamu
    Kato, Syuji
    Usuki, Naoshi
    2013 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2013, : 502 - 505
  • [47] High-Speed, Fixed-Latency Serial Links With FPGAs for Synchronous Transfers
    Aloisio, Alberto
    Ceverlini, Francesco
    Giordano, Raffaele
    Izzo, Vincenzo
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (05) : 2864 - 2873
  • [48] Development of high-speed VCSELs: 10 Gb/s serial links and beyond
    Collins, Doug
    Li, Neinyi
    Kuchta, Daniel
    Doany, Fuad
    Schow, Clint
    Helms, Christopher J.
    Yang, Lei
    VERTICAL-CAVITY SURFACE-EMITTING LASERS XII, 2008, 6908
  • [49] An Input Pole Tuned Switching Equalization Scheme for High-speed Serial Links
    Song, Sanquan
    Xu, Jian
    Cai, Fengxiang
    Ma, Xin
    Yang, Zibing
    Becker, Matthew
    Kim, Larry Tate
    Kim, Byungsub
    Palermo, Samuel
    Bowhill, Bill
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [50] ULTRAFAST CLOCK RECOVERY TECHNIQUE FOR HIGH-SPEED OPTICAL PACKET NETWORKS
    FONG, TK
    CERISOLA, M
    HOFMEISTER, RT
    POGGIOLINI, P
    KAZOVSKY, LG
    ELECTRONICS LETTERS, 1995, 31 (19) : 1687 - 1688