Clock recovery in high-speed multilevel serial links

被引:0
|
作者
Musa, FA [1 ]
Carusone, AC [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper introduces a simple and hardware efficient clock recovery method for high speed serial links and compares its performance with conventional techniques. Conventional methods are conceptually complex and difficult to realize since they rely on data transitions to recover the clock by oversampling the received signal. In contrast, the new method monitors one or more signal levels and aligns the clock sampling phase with the maximum vertical data eye opening by using the minimum mean squared error algorithm. Besides being easily implementable in a standard CMOS technology, this new method requires only baud rate sampling and is,independent of the data transition density. Behavioral simulations predict superior performance of this method compared to a conventional bang bang phase detector based architecture.
引用
收藏
页码:449 / 452
页数:4
相关论文
共 50 条
  • [21] High-Speed Serial Differential Signaling Links with Commercial Equalizer
    Sevcik, Bretislav
    PROCEEDINGS OF THE 20TH INTERNATIONAL CONFERENCE, RADIOELETRONIKA 2010, 2010, : 191 - 194
  • [22] SiGe BiCMOS PAM-4 clock and data recovery circuit for high-speed serial communications
    Hsieh, MT
    Sobelman, GE
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 305 - 308
  • [23] A 3.2Gb/s clock and data recovery circuit without reference clock for a high-speed serial data link
    Kim, Kang Jik
    Jeong, Ki Sang
    Cho, Seong Ik
    ELECTRONICS AND COMMUNICATIONS: PROCEEDINGS OF THE 7TH WSEAS INTERNATIONAL CONFERENCE ON ELECTRONICS, HARDWARE, WIRELESS AND OPTICAL COMMUNICATIONS (EHAC '08), 2008, : 113 - +
  • [24] A 3.2Gb/s clock and data recovery circuit without reference clock for a high-speed serial data link
    Kim, Kang jik
    Jeong, Ki sang
    Cho, Seong ik
    PROCEEDINGS OF THE 2ND WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEMS, SIGNALS AND TELECOMMUNICATIONS (CISST '08): CIRCUITS, SYSTEMS, SIGNAL & COMMUNICATIONS, 2008, : 40 - 43
  • [25] High-speed, fixed-latency serial links with Xilinx FPGAs
    Xue Liu
    Qing-xu Deng
    Bo-ning Hou
    Ze-ke Wang
    Journal of Zhejiang University SCIENCE C, 2014, 15 : 153 - 160
  • [26] Testable design for adaptive linear equalizer in high-speed serial links
    Lin, Mitchell
    Cheng, Kwang-Ting
    2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 945 - +
  • [27] High-speed,fixed-latency serial links with Xilinx FPGAs
    Xue LIU
    Qing-xu DENG
    Bo-ning HOU
    Ze-ke WANG
    Frontiers of Information Technology & Electronic Engineering, 2014, (02) : 153 - 160
  • [28] Continuous-time equalizers improve high-speed serial links
    Gupta, Sanjeev
    EDN, 2010, 55 (07) : 40 - 43
  • [29] High-speed, fixed-latency serial links with Xilinx FPGAs
    Liu, Xue
    Deng, Qing-xu
    Hou, Bo-ning
    Wang, Ze-ke
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2014, 15 (02): : 153 - 160
  • [30] Bit-error-rate estimation for high-speed serial links
    Hong, Dongwoo
    Ong, Chee-Kian
    Cheng, Kwang-Ting
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (12) : 2616 - 2627