Clock recovery in high-speed multilevel serial links

被引:0
|
作者
Musa, FA [1 ]
Carusone, AC [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper introduces a simple and hardware efficient clock recovery method for high speed serial links and compares its performance with conventional techniques. Conventional methods are conceptually complex and difficult to realize since they rely on data transitions to recover the clock by oversampling the received signal. In contrast, the new method monitors one or more signal levels and aligns the clock sampling phase with the maximum vertical data eye opening by using the minimum mean squared error algorithm. Besides being easily implementable in a standard CMOS technology, this new method requires only baud rate sampling and is,independent of the data transition density. Behavioral simulations predict superior performance of this method compared to a conventional bang bang phase detector based architecture.
引用
收藏
页码:449 / 452
页数:4
相关论文
共 50 条
  • [11] A new CDMA transmitter for high-speed serial links
    Al-Taee, Alaa R.
    Yuan, Fei
    Ye, Andy
    2013 Saudi International Electronics, Communications and Photonics Conference, SIECPC 2013, 2013,
  • [12] A power and area efficient CMOS clock/data recovery circuit for high-speed serial interfaces
    Chen, DL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (08) : 1170 - 1176
  • [13] A software PAM4 clock data recovery algorithm for high-speed serial communication
    Wu, Tong
    Song, Kezhu
    Chen, Zhuo
    Zhao, Hongwei
    Yu, Han
    IET COMMUNICATIONS, 2022, 16 (04) : 335 - 347
  • [14] From IEEE 1355 high-speed serial links to SpaceWire
    Guasch, JR
    Parkes, S
    Christen, A
    DASIA 99: DATA SYSTEMS IN AEROSPACE, 1999, 447 : 117 - 122
  • [15] Design of high-speed clock and data recovery circuits
    Tan Kok-Siang
    Mohd-Shahiman Sulaiman
    Chuah Hean-Teik
    Manoj Sachdev
    Analog Integrated Circuits and Signal Processing, 2007, 52 : 15 - 23
  • [16] SiGeBiCMOS integrated circuits for high-speed serial communication links
    Friedman, DJ
    Meghelli, M
    Parker, BD
    Yang, J
    Ainspan, HA
    Rylyakov, AV
    Kwark, YH
    Ritter, MB
    Shan, L
    Zier, SJ
    Sorna, M
    Soyuer, M
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2003, 47 (2-3) : 259 - 282
  • [17] A high-speed photonic clock and carrier recovery device
    Yao, XS
    Lutes, G
    IEEE PHOTONICS TECHNOLOGY LETTERS, 1996, 8 (05) : 688 - 690
  • [18] High-speed serial links benefit from advanced cabling
    Theorin, C
    EDN, 1995, 40 (22) : 128 - &
  • [19] High-Speed, Fixed-Latency Serial Links with FPGAs
    Aloisio, A.
    Cevenini, F.
    Giordano, R.
    Izzo, V.
    2008 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (2008 NSS/MIC), VOLS 1-9, 2009, : 1412 - +
  • [20] Design of high-speed clock and data recovery circuits
    Kok-Siang, Tan
    Sulaiman, Mohd-Shahiman
    Hean-Teik, Chuah
    Sachdev, Manoj
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2007, 52 (1-2) : 15 - 23