Clock recovery in high-speed multilevel serial links

被引:0
|
作者
Musa, FA [1 ]
Carusone, AC [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper introduces a simple and hardware efficient clock recovery method for high speed serial links and compares its performance with conventional techniques. Conventional methods are conceptually complex and difficult to realize since they rely on data transitions to recover the clock by oversampling the received signal. In contrast, the new method monitors one or more signal levels and aligns the clock sampling phase with the maximum vertical data eye opening by using the minimum mean squared error algorithm. Besides being easily implementable in a standard CMOS technology, this new method requires only baud rate sampling and is,independent of the data transition density. Behavioral simulations predict superior performance of this method compared to a conventional bang bang phase detector based architecture.
引用
收藏
页码:449 / 452
页数:4
相关论文
共 50 条
  • [31] Transceiver chip replaces parallel backplanes with high-speed serial links
    Desposito, J
    ELECTRONIC DESIGN, 2000, 48 (03) : 76 - +
  • [32] Comparison of Spectrally Efficient Coding Techniques for High-Speed Serial Links
    Yuminaka, Yasushi
    Takada, Yuki
    Okada, Tomonao
    Iijima, Yosuke
    2014 IEEE 44TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2014), 2014, : 150 - 154
  • [33] High-speed baud-rate clock and data recovery
    Musa, Faisal A.
    Carusone, Anthony Chan
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 64 - 69
  • [34] A High-Speed Multiwavelength Clock Recovery Scheme for Optical Packets
    Spyropoulou, M.
    Pleros, N.
    Papadimitriou, G.
    Tomkos, I.
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2008, 20 (21-24) : 2147 - 2149
  • [35] An ASIC Design of a High-Speed Clock and Data Recovery Circuit
    Ng, Chi-Wai
    Yu, Kai-Hung
    Sham, Chiu-Wing
    Tse, C. K. Michael
    MEMS, NANO AND SMART SYSTEMS, PTS 1-6, 2012, 403-408 : 1218 - +
  • [36] High-Speed Clock Recovery for Low-Cost FPGAs
    Haller, Istvan
    Baruch, Zoltan Francisc
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 610 - 613
  • [37] A heavy-ion tolerant clock and data recovery circuit for satellite embedded high-speed data links
    Lapuyade, H.
    Mazouffre, O.
    Goumballa, B.
    Pignol, M.
    Malou, F.
    Neveu, C.
    Pouget, V.
    Deval, Y.
    Begueret, J. B.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2007, 54 (06) : 2080 - 2085
  • [38] Challenges in the design of high-speed clock and data recovery circuits
    Razavi, B
    IEEE COMMUNICATIONS MAGAZINE, 2002, 40 (08) : 94 - 101
  • [39] High-speed clock recovery unit based on a phase aligner
    Tejera, E
    Esper-Chaín, R
    Tobajas, F
    De Armas, V
    Sarmiento, R
    VLSI CIRCUITS AND SYSTEMS, 2003, 5117 : 106 - 115
  • [40] PAM4 signaling considerations for High-Speed Serial Links
    Dikhaminjia, N.
    He, J.
    Tsiklauri, M.
    Drewniak, J.
    Fan, J.
    Chada, A.
    Mutnury, B.
    Achkir, B.
    2016 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2016, : 906 - 910