Clock recovery in high-speed multilevel serial links

被引:0
|
作者
Musa, FA [1 ]
Carusone, AC [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper introduces a simple and hardware efficient clock recovery method for high speed serial links and compares its performance with conventional techniques. Conventional methods are conceptually complex and difficult to realize since they rely on data transitions to recover the clock by oversampling the received signal. In contrast, the new method monitors one or more signal levels and aligns the clock sampling phase with the maximum vertical data eye opening by using the minimum mean squared error algorithm. Besides being easily implementable in a standard CMOS technology, this new method requires only baud rate sampling and is,independent of the data transition density. Behavioral simulations predict superior performance of this method compared to a conventional bang bang phase detector based architecture.
引用
收藏
页码:449 / 452
页数:4
相关论文
共 50 条
  • [1] Analysis of PLL clock jitter in high-speed serial links
    Hanumolu, PK
    Casper, B
    Mooney, R
    Wei, GY
    Moon, UK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (11) : 879 - 886
  • [2] Jitter measurements of high-speed serial links
    Kossel, MA
    Schmatz, ML
    IEEE DESIGN & TEST OF COMPUTERS, 2004, 21 (06): : 536 - 543
  • [3] Jitter in high-speed serial and parallel links
    Hanumolu, PK
    Casper, B
    Mooney, R
    Wei, GY
    Moon, UK
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 425 - 428
  • [4] Bit-error rate estimation for bang-bang clock and data recovery circuit in high-speed serial links
    Hong, Dongwoo
    Cheng, Kwang-Ting
    26TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2008, : 17 - 22
  • [5] A novel phase detector for pam-4 clock recovery in high speed serial links
    Lim, KL
    Zilic, Z
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 151 - 152
  • [6] Multi-Rate Clock-Data Recovery Solution in High Speed Serial Links
    Vazgen, Melikyan
    Arthur, Sahakyan
    Aram, Shishmanyan
    Arsen, Hekimyan
    2015 IEEE 35TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND NANOTECHNOLOGY (ELNANO), 2015, : 242 - 244
  • [7] Symbol spaced clock recovery for high speed links
    Malhotra, Gaurav
    Kamali, Jalil
    2019 13TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ICSPCS), 2019,
  • [8] A New CDMA Transmitter for High-Speed Serial Links
    Al-Taee, Alaa R.
    Yuan, Fei
    Ye, Andy
    2013 SAUDI INTERNATIONAL ELECTRONICS, COMMUNICATIONS AND PHOTONICS CONFERENCE (SIECPC), 2013,
  • [9] High-speed serial links: Design trends and challenges
    Stojanovic, V
    Fifth International Workshop on System-on-Chip for Real-Time Applications, Proceedings, 2005, : 514 - 514
  • [10] Comparison of output drivers for high-speed serial links
    Heidar, Dina
    Dessouky, Mohamed
    Ragaie, Hani F.
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 138 - +