Fault simulation of behavioral VHDL model

被引:0
|
作者
Stefanovic, J [1 ]
机构
[1] Slovak Univ Technol Bratislava, Dept Comp Engn & Sci, Bratislava 81219, Slovakia
来源
关键词
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The behavioral VHDL (VHSIC Description Language) model of digital circuit is an algorithm shaped into concurrent processes they communicate by signals. The problem of ATPG (Automatic Test Pattern Generation) is to construct a method for diagnostics of such behavioral model. The diagnostics is based on incorporation of fault model, where a set of all possible faults is applied into given VHDL model and a minimal set of test patterns is investigated to detect as much faults as possible handling the behavioral model of digital circuit as a black box. This paper reports about the fault simulation algorithm, its implementation and connection to the whole ATPG system at the VHDL behavioral level of circuit description. Similar experiments are known in past at the gate level of digital circuits. The behavioral level diagnostics may be close to diagnostics of other systems then VHDL models.
引用
收藏
页码:303 / 306
页数:4
相关论文
共 50 条
  • [1] VHDL behavioral ATPG and fault simulation of digital systems
    Chen, CIH
    Noh, TH
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1998, 34 (02) : 428 - 447
  • [2] Behavioral fault modeling and simulation using VHDL-AMS to speed-up analog fault simulation
    Kiliç, Y
    Zwolinski, M
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2004, 39 (02) : 177 - 190
  • [3] Behavioral Fault Modeling and Simulation Using VHDL-AMS to Speed-Up Analog Fault Simulation
    Y. Kiliç
    M. Zwoliński
    Analog Integrated Circuits and Signal Processing, 2004, 39 : 177 - 190
  • [4] Behavioral modeling in VHDL simulation
    Peyrot, G
    EDN, 1999, 44 (22) : 49 - +
  • [5] Behavioral fault modeling in a VHDL synthesis environment
    Hayne, RJ
    Johnson, BW
    17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 333 - 340
  • [6] Behavioral fault modeling in a VHDL synthesis environment
    Hayne, Ronald J.
    Johnson, Barry W.
    Proceedings of the IEEE VLSI Test Symposium, 1999, : 333 - 340
  • [7] Analogue fault simulation in standard VHDL
    Bruls, E
    Verstraelen, M
    Zwemstra, T
    Meijer, P
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1996, 143 (06): : 380 - 385
  • [8] Simulation of analog behavioral models with VHDL 1076.1
    Xiao, LY
    Li, B
    Ye, YZ
    PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN & COMPUTER GRAPHICS, 1999, : 675 - 679
  • [9] Circuit partitioning for distributed VHDL fault simulation
    Ryan, CA
    NINTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1996, : 255 - 258
  • [10] A mixed language fault simulation of VHDL and SystemC
    Misera, Silvio
    Vierhaus, Heinrich Theodor
    Breitenfeld, Lars
    Sieber, Andre
    DSD 2006: 9TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2006, : 275 - +