WAFER EDGE OVERLAY CONTROL FOR 28 NM AND BEYOND TECHNOLOGY NODE

被引:0
|
作者
Wang, Rui [1 ]
Jiang, Yuntao [1 ]
Deng, Guogui [1 ]
Xing, Bin [1 ]
Liu, Chang [1 ]
Wu, Qiang [1 ]
机构
[1] Semicond Mfg Int Corp, Technol R&D, Shanghai 201203, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Advanced semiconductor industry requires chips with higher integration density and smaller critical dimensions, which means the overlay has to be shrunk in proportion. According to the International Technology Roadmap for Semiconductors ( ITRS), the overlay requirement for 28 nm is 5.4 nm in 3-sigma. Generally speaking, this overlay requirement can be met with the current state-of-the-art exposure tools. Recently, researchers specifically look at the edge die overlay within a typical 140 mm to 147 mm range in wafer radius. The result is much worse than that of full map overlay. In this paper, multiple root causes of the bad edge overlay are discussed in detail. Among these contributors, un-optimized overlay sampling plan, high order alignment, chuck edge cleanliness, alignment strategy optimization and inappropriate baseliner sub-recipe generation method play major roles. In order to minimize the impact from these overlay contribution factors, corresponding solutions have been explored. Our conclusion is that the edge overlay can be minimized to some extent, while it's very challenging to bring the wafer edge overlay performance to the level of full map overlay.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] EFFECTS OF COPPER LINE-EDGE ROUGHNESS ON TDDB AT ADVANCED TECHNOLOGY NODES OF 28NM AND BEYOND
    Tao, Dongyan
    Xu, Jinling
    Sun, Yanhui
    Chien, Wei-Ting Kary
    Chen, J. S.
    Zhang, Guan
    2017 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC 2017), 2017,
  • [32] Holistic feedforward control for the 5 nm node and beyond
    Megens, Henry
    Brinkhof, Ralph
    Aarts, Igor
    Kok, Haico
    Karssemeijer, Leendertjan
    ten Haaf, Gijs
    Lee, Shawn
    Slotboom, Daan
    de Ruiter, Chris
    Lyulina, Irina
    Huisman, Simon
    Keij, Stefan
    Mos, Evert
    Tel, Wim
    Rijpstra, Manouk
    Schmitt-Weaver, Emil
    Bhattacharyya, Kaustuve
    Socha, Robert
    Menchtchikov, Boris
    Kubis, Michael
    Mulkens, Jan
    OPTICAL MICROLITHOGRAPHY XXXII, 2019, 10961
  • [33] Reliability and Technology Scaling Beyond the 10nm Node
    Oates, Anthony S.
    PROCEEDINGS OF THE 22ND INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA 2015), 2015, : 1 - 3
  • [34] Technology modeling and characterization beyond the 45nm node
    Nassif, Sani R.
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 132 - 132
  • [35] Advanced CMOS technology beyond 45nm node
    Kawanaka, Shigeru
    Hokazono, Akira
    Yasutake, Nobuaki
    Tatsumura, Kosuke
    Koyama, Masato
    Toyoshima, Yoshiaki
    2007 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 164 - +
  • [36] Defect metrology challenges for the 45 nm technology node and beyond
    Patel, Dilip
    Hanrahan, Jeffrey
    Lim, Kyuhong
    Godwin, Milton
    Figliozzi, Peter
    Sheu, Dale
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XX, PTS 1 AND 2, 2006, 6152
  • [37] Cleaning Technology for Advanced Devices beyond 20 nm Node
    Ogawa, Yoshihiro
    ULTRA CLEAN PROCESSING OF SEMICONDUCTOR SURFACES XI, 2013, 195 : 7 - 12
  • [38] Evaluation of EUV Resists For 5 nm Technology Node and Beyond
    Tasdemir, Zuhal
    Wang, Xialong
    Mochi, Iacopo
    van Lent-Protasova, Lidia
    Meeuwissen, Marieke
    Custers, Rolf
    Rispens, Gijsbert
    Hoefnagels, Rik
    Ekinci, Yasin
    INTERNATIONAL CONFERENCE ON EXTREME ULTRAVIOLET LITHOGRAPHY 2018, 2018, 10809
  • [39] Mask inspection technology for 65nm (hp) technology node and beyond
    Tojo, T
    Hirano, R
    Inoue, H
    Imai, S
    Yoshioka, N
    Ohira, K
    Chung, DH
    Terasawa, T
    Characterization and Metrology for ULSI Technology 2005, 2005, 788 : 457 - 467
  • [40] Study of Process Window Discovery Methodology for 28nm and Beyond Technology Node Process Window Limiting Structures
    Zhang, Xingdi
    Chen, Hunglin
    Long, Yin
    Wang, Kai
    2020 31ST ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2020,