WAFER EDGE OVERLAY CONTROL FOR 28 NM AND BEYOND TECHNOLOGY NODE

被引:0
|
作者
Wang, Rui [1 ]
Jiang, Yuntao [1 ]
Deng, Guogui [1 ]
Xing, Bin [1 ]
Liu, Chang [1 ]
Wu, Qiang [1 ]
机构
[1] Semicond Mfg Int Corp, Technol R&D, Shanghai 201203, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Advanced semiconductor industry requires chips with higher integration density and smaller critical dimensions, which means the overlay has to be shrunk in proportion. According to the International Technology Roadmap for Semiconductors ( ITRS), the overlay requirement for 28 nm is 5.4 nm in 3-sigma. Generally speaking, this overlay requirement can be met with the current state-of-the-art exposure tools. Recently, researchers specifically look at the edge die overlay within a typical 140 mm to 147 mm range in wafer radius. The result is much worse than that of full map overlay. In this paper, multiple root causes of the bad edge overlay are discussed in detail. Among these contributors, un-optimized overlay sampling plan, high order alignment, chuck edge cleanliness, alignment strategy optimization and inappropriate baseliner sub-recipe generation method play major roles. In order to minimize the impact from these overlay contribution factors, corresponding solutions have been explored. Our conclusion is that the edge overlay can be minimized to some extent, while it's very challenging to bring the wafer edge overlay performance to the level of full map overlay.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] CPI Challenges to BEOL at 28nm Node and Beyond
    Ryan, Vivian
    Breuer, Dirk
    Geisler, Holm
    Kioussis, Dimitri
    Lehr, Matthias U.
    Paul, Jens
    Machani, Kashi
    Shah, Chirag
    Kosgalwies, Sven
    Lehmann, Lothar
    Lee, Jaesik
    Kuechenmeister, Frank
    Ryan, E. Todd
    Karimanal, Kamal
    2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [22] Ion Beam Technologies for the 20nm Technology Node, 450mm Wafer Processes, and Beyond
    Chen, Jiong
    Hong, junhua
    Zhang, Jin
    Boeker, Jeff
    2014 INTERNATIONAL WORKSHOP ON JUNCTION TECHNOLOGY (IWJT), 2014, : 100 - 105
  • [23] PROVE™ a Photomask Registration and Overlay Metrology System for the 45 nm node and beyond
    Klose, G.
    Beyer, D.
    Arnz, M.
    Kerwien, N.
    Rosenkranz, N.
    PHOTOMASK AND NEXT-GENERATION LITHOGRAPHY MASK TECHNOLOGY XV, PTS 1 AND 2, 2008, 7028
  • [24] Holistic method for reducing overlay error at the 5nm node and beyond
    Socha, Robert
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY XIV, 2021, 11328
  • [25] Photomask technology for 32nm node and beyond
    Hikichi, Ryugo
    Ishii, Hiroyuki
    Migita, Hidekazu
    Kakehi, Noriko
    Shimizu, Mochihiro
    Takamizawa, Hideyoshi
    Nagano, Tsugumi
    Hashimoto, Masahiro
    Iwashita, Hiroyuki
    Suzuki, Toshiyuki
    Hosoya, Morio
    Ohkubo, Yasushi
    Ushida, Masao
    Mitsui, Hideaki
    PHOTOMASK AND NEXT-GENERATION LITHOGRAPHY MASK TECHNOLOGY XV, PTS 1 AND 2, 2008, 7028
  • [26] Copper Interconnect Technology for the 32 nm Node and Beyond
    Gambino, Jeff
    Chen, Fen
    He, John
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 141 - 148
  • [27] A comparison of methods for in-chip overlay control at the 65 nm node
    Robinson, JC
    Stakely, M
    Poplawski, JM
    Izikson, P
    Kassel, E
    Adel, ME
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XVIII, PTS 1 AND 2, 2004, 5375 : 384 - 394
  • [28] Thin Film Challenges in 28nm Technology Node
    Zhang, Beichao
    Zhang, Bin
    Xiao, Haibo
    Deng, Hao
    Tong, Hao
    Tan, Jingjing
    Zhou, Ming
    Li, Nicola
    Guo, Shibi
    Ren, Wanchun
    Wang, Xiaona
    Jing, Xuezheng
    Xiang, Yanghui
    Ping, Yanlei
    Bao, Yu
    Zhang, Ziying
    Wang, Zengtao
    Lu, Wei
    Wu, Jinggang
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2012 (CSTIC 2012), 2012, 44 (01): : 391 - 394
  • [29] Metal layer PWOPC solution for 28nm node and beyond
    Wang, Dan
    Yu, Shirui
    Mao, Zhibiao
    Wang, Xiang
    Chen, Yanpeng
    2015 China Semiconductor Technology International Conference, 2015,
  • [30] Future Logic Device Technologies beyond the 28nm node
    Kim, Dong-won
    Choi, Siyoung
    Yoon, Jong Shik
    Chung, Chilhee
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 434 - 437