An Efficient LDPC Decoder Architecture with a High-Performance Decoding Algorithm

被引:0
|
作者
Hung, Jui-Hui [1 ]
Chen, Sau-Gee [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
channel coding; LDPC; decoder; algorithm; hardware;
D O I
10.1587/transcom.E93.B.2980
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work a high performance LDPC decoder architecture is presented It is a partially parallel architecture for low complexity consideration In order to eliminate the idling time and hardware complexity in conventional partially parallel decoders the decoding process decoder architecture and memory structure are optimized Particularly the parity check matrix is optimally partitioned into four unequal sub matrices that lead to high efficiency in hardware sharing As a result it can handle two different codewords simultaneously with 100% hard ware utilization Furthermore for minimizing the performance loss due to round off errors in fixed point implementations the well known mod died min sum decoding algorithm is enhanced by our recently proposed high performance CMVP decoding algorithm Overall the proposed de coder has high throughput low complexity and good BER performances In the circuit implementation example of the (576 288) parity check matrix for IEEE 802 16e standard the decoder achieves a data rate of 5 5 Gbps assuming 10 decoding iterations and 7 quantization bits with a small area of 653K gates based on UMC 90 nm process technology
引用
收藏
页码:2980 / 2989
页数:10
相关论文
共 50 条
  • [31] An efficient multi-standard QC-LDPC decoder based on the row-layered decoding algorithm
    Guo, Song
    Dou, Yong
    Lei, Yuanwu
    Li, Rongchun
    Li, Yu
    IEICE ELECTRONICS EXPRESS, 2015, 12 (13):
  • [32] A NEW HARDWARE ARCHITECTURE FOR HIGH-PERFORMANCE PARALLEL TURBO DECODER
    Elukuru, Sujatha
    Chennapalli, Subhas
    Nanjappa, Giriprasad Mahendra
    IIUM ENGINEERING JOURNAL, 2022, 23 (02): : 125 - 137
  • [33] An Efficient High-Rate Non-Binary LDPC Decoder Architecture With Early Termination
    Li, Mao-Ruei
    Chu, Wei-Xiang
    Lee, Huang-Chang
    Ueng, Yeong-Luh
    IEEE ACCESS, 2019, 7 : 20302 - 20315
  • [34] Area-efficient parallel decoder architecture for high rate QC-LDPC codes
    Cui, Zhiqiang
    Wang, Zhongfeng
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5107 - +
  • [35] A reduced complexity decoder architecture via layer-ed decoding of LDPC codes
    Hocevar, DE
    2004 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, PROCEEDINGS, 2004, : 107 - 112
  • [36] Algorithm and Architecture for Joint Detection and Decoding for MIMO with LDPC Codes
    Jing, Shusen
    Yang, Junmei
    Wang, Zhongfeng
    You, Xiaohu
    Zhang, Chuan
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 352 - 355
  • [37] An Area-Efficient LDPC Decoder Architecture and Implementation for CMMB Systems
    Zhang, Kai
    Huang, Xinming
    Wang, Zhongfeng
    2009 20TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2009, : 235 - +
  • [38] Scheduling algorithm for partially parallel architecture of LDPC decoder by matrix permutation
    Park, IC
    Kang, SH
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5778 - 5781
  • [39] High-performance programmable SISO decoder VLSI implementation for decoding turbo codes
    Miyauchi, T
    Yamamoto, K
    Yokokawa, T
    Kan, M
    Mizutani, Y
    Hattori, M
    GLOBECOM '01: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-6, 2001, : 305 - 309
  • [40] A Network-Efficient Nonbinary QC-LDPC Decoder Architecture
    Zhang, Chuan
    Parhi, Keshab K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (06) : 1359 - 1371