An Efficient High-Rate Non-Binary LDPC Decoder Architecture With Early Termination

被引:14
|
作者
Li, Mao-Ruei [1 ]
Chu, Wei-Xiang [1 ]
Lee, Huang-Chang [2 ]
Ueng, Yeong-Luh [3 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30013, Taiwan
[2] Chang Gung Univ, Dept Elect Engn, Taoyuan 33302, Taiwan
[3] Natl Tsing Hua Univ, Inst Commun Engn, Dept Elect Engn, Hsinchu 30013, Taiwan
关键词
Non-binary low-density parity-check (NB-LDPC) codes; trellis min-max (T-MM) algorithm; layered decoding; early termination (ET); high-throughput decoder; very large scale integration (VLSI) architecture; CODES; ALGORITHMS;
D O I
10.1109/ACCESS.2019.2896012
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a modified Trellis Min-Max (T-MM) algorithm together with the associated architecture for non-binary (NB) low-density parity-check (LDPC) decoders. The proposed T-MM algorithm is able to reduce the memory requirements for the check-node messages through an efficient compression method and enhance the error-rate performance using the appropriate decompression. A method of updating the a posteriori log-likelihood ratio in the delta domain is used to simplify the computational and storage complexity. In order to enhance the decoding throughput, a low-complexity early termination (ET) scheme is devised by using the hard decisions of the variable-to-check messages, where, although a minor overhead is introduced, there is no visible degradation in error rate. As a proof of concept, a row-parallel layered decoder for the 32-ary (837, 726) LDPC code is implemented using a 90-nm CMOS process. The proposed decoder achieves a throughput of 1.64 Gb/s at 526.32 MHz based on eight iterations and has an area of 6.86 mm(2). When the ET scheme is enabled, the decoder achieves a maximum throughput of 4.68 Gb/s with a frame error rate of 3.25 x 10(-6) at E-b/N-0 = 4.5 dB. The proposed NB-LDPC decoder achieves the highest throughput and hardware efficiency compared to the state-of-the-art decoders, even when the ET scheme is not enabled.
引用
收藏
页码:20302 / 20315
页数:14
相关论文
共 50 条
  • [1] An Efficient Decoder Architecture for Cyclic Non-binary LDPC Codes
    Lu, Yichao
    Tian, Guifen
    Goto, Satoshi
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 397 - 400
  • [2] Architecture of Generalized Bit-Flipping Decoding for High-Rate Non-binary LDPC Codes
    Garcia-Herrero, F.
    Canet, M. J.
    Valls, J.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2013, 32 (02) : 727 - 741
  • [3] Architecture of Generalized Bit-Flipping Decoding for High-Rate Non-binary LDPC Codes
    F. García-Herrero
    M. J. Canet
    J. Valls
    Circuits, Systems, and Signal Processing, 2013, 32 : 727 - 741
  • [4] Architecture of a low-complexity non-binary LDPC decoder
    Voicila, Adrian
    Declercq, David
    Verdier, Francois
    Fossorier, Marc
    Urard, Pascal
    2008 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 2008, : 197 - +
  • [5] Energy Efficient Decoder Design for Non-binary LDPC Codes
    Yasodha, T.
    Jocobraglend, I.
    Jeyanthi, K. Meena Alias
    POWER ELECTRONICS AND RENEWABLE ENERGY SYSTEMS, 2015, 326 : 1497 - 1507
  • [6] Efficient Network for Non-Binary QC-LDPC Decoder
    Zhang, Chuan
    Sha, Jin
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2617 - 2620
  • [7] Architecture of a low-complexity non-binary LDPC decoder for high order fields
    Voicila, Adrian
    Verdier, Francois
    Declercq, David
    Fossorier, Marc
    Urard, Pascal
    2007 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES, VOLS 1-3, 2007, : 1201 - +
  • [8] Reduced-Complexity Decoder Architecture for Non-Binary LDPC Codes
    Zhang, Xinmiao
    Cai, Fang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (07) : 1229 - 1238
  • [9] Decoder Design for Non-binary LDPC Codes
    Liu, Fei
    Li, Haitao
    2011 7TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING (WICOM), 2011,
  • [10] High-Throughput Non-Binary LDPC Decoder Architecture Using Parallel EMS Algorithm
    Choe, Jeongwon
    Lee, Youngjoo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (10) : 2969 - 2978